# Low-Cost LED Driver based on a Low-Dropout Current Regulator Combined with a Quasi-Resonant Buck Pre-Regulator

Javier Ribas, Senior Member, IEEE, Pablo J. Quintana, Member, IEEE, Antonio J. Calleja, Senior Member, IEEE, Jesús Cardesín, Senior Member, IEEE, Diego Rodríguez, Student Member, IEEE, and Marco A. Dalla Costa, Senior Member, IEEE

Abstract- The ease of control of LEDs allows the development of drivers with luminous flux control without significantly increasing the cost. The preferred control system to minimize light color deviation at low power levels is through pulse width control. However, IEEE PAR1789 recommendations indicate that the frequency of these pulses should be greater than 1.5kHz to eliminate the adverse effects of light flicker. This strongly affects the design of LED drivers. Among other effects, it makes it more difficult to avoid the appearance of audible noise in the magnetic elements and can limit the ratio between the minimum and maximum power achievable without losing linearity.

In this paper, a new solution based on a quasi-resonant buck in series with a low-voltage-drop current regulator is presented. The quasi-resonant buck is used to minimize the headroom voltage of the dissipative current regulator thus maximizing the efficiency.

The operation of the resonant converter is analyzed using an energy-balance approach to model the circuit behavior during the resonant transitions. Based on this approach, a straightforward design procedure is proposed and applied to a design example. This example is used to build and test a low-cost experimental prototype based on the L6562A control integrated circuit. This paper is accompanied by several LT Spice files demonstrating the basic operation of the proposed circuit.

#### I. INTRODUCTION

In recent years, LED lighting systems have prevailed over other alternative artificial light sources, such as discharge or incandescent lamps, mainly due to their greater efficiency and long working life. Another interesting advantage of LED lamps is their ease of control. This makes it possible to create artificial illumination systems with lighting level control or even with adjustable color by combining LEDs of different spectrums inside the same luminaire. The popularization of the internetof-things, combined with the cost reduction of all associated systems, has led to a significant growth of the lighting systems with dimming and color control that are available in the market. For all this, developing of simple power topologies that use low-cost components and allow precise control of the current supplied to the LED lamp is particularly interesting.

Pulse width control is the most widely used control strategy to regulate the light level. Other strategies, such as constant current control, give rise to much greater variations in the color of the light produced in most of the LED diodes currently used in lighting systems [1][2]. However, pulse width control can lead to unacceptable flicker levels for many applications. Currently, the most accepted reference to estimate the maximum allowable flicker level for lighting applications is the IEEE PAR1789 standard [3]. This standard recommends using frequencies above 1.5 kHz for pulse width control to eliminate the adverse effects of light flicker on human health. Complying with this recommendation strongly impacts the design of the LED driver. Among other effects, it makes it more difficult to avoid the appearance of audible noise in the magnetic elements of the electronic converter and can limit the ratio between the minimum and maximum power that can be achieved without losing linearity, especially when the rise and fall times of the LED current become a significant part of the PWM period.

In this work, a new solution based on the combination of a resonant buck converter followed by a low-drop linear current regulator is presented. The simplified schematic of the proposed circuit is shown in Fig. 1. The resonant buck converter is used to minimize the voltage drop across the linear current regulator thus minimizing the power dissipated by this stage. The low drop-out current source regulator (LDOCS) allows precise control of the current waveform supplied to the LED lamp while keeping a high efficiency.

An energy balance approach is used to analyze the behavior of the modified buck converter during the resonant transitions. This technique is similar to the one used by the authors in [4]



Fig. 1 Simplified schematics of the proposed quasi-resonant buck converter combined with a low-drop current regulator.

and it allows for avoiding the use of the fundamental approach and its subsequent accuracy loss [5].

The remaining of the paper is organized as follows. In first place a brief review of the state of the art is made. Other singleswitch resonant converters that can be found in the literature and how they compare with the proposed configuration are discussed. Several alternatives for using low-drop linear regulator for LED current control are also described. In section three, the operation of the proposed converter is thoroughly analyzed, and the static design equations are obtained. These equations are used to obtain some general design charts whose use is described using a practical example. A simplified procedure to obtain the small-signal dynamic model of the converter is described in section four. Section five is used to address the operation of the prototype built for experimental verification. This prototype is based on the L6562A low-cost control integrated circuit. The L6562A is intended for controlling boundary-mode single-switch power factor correction topologies but it can be adapted to control the proposed topology using few additional components. The experimental results obtained with this prototype are presented in section six. The last section is dedicated to summarizing the conclusions of this work.

## II. BRIEF REVIEW OF THE STATE-OF-THE-ART

As mentioned in the previous section, the proposed circuit is based on the combination of a quasi-resonant buck converter and a low-dropout linear regulator. Both types of solutions can be found separately in multiple bibliographical references.

In the late 1980s and early 1990s, numerous papers were published with different proposals for resonant and quasiresonant converters [6]-[13]. In these converters, the resonant transfer of energy between some of the inductors and capacitors that are part of the circuit is used to minimize switching losses. These configurations allow working at very high frequencies while maintaining high efficiency. For example, some of the references describe resonant converters working at several tens of megahertz [14][15].

However, these converters also have some drawbacks. In first place, the reduction in switching losses is normally associated with an increase in conduction losses when compared to the non-resonant equivalent configuration. Besides, these circuits are more complex to design and analyze. In most resonant topologies, the operating point must be within strict limits to prevent a strong increase in switching losses. Normally, its control requires modifying the switching frequency and, in some designs, the required excursion of the frequency can make it difficult to implement filters for compliance with electromagnetic emission regulations.

Fig. 2 shows the best-known quasi-resonant buck converter configurations as they were described in [6] and [7], published in years 1987 and 1990 respectively. In these configurations, a capacitor and a resonant inductance are added to the basic buck converter to obtain zero-current or zero-voltage switching, thus reducing switching losses. In both references, it is assumed that the resonant transitions are fast enough to consider a constant



Fig. 2 Basic quasi-resonant buck configurations: (a) L-type current mode, (b) M-Type current mode, (c) T-Type voltage mode and P-Type voltage mode resonant switches.

current through the main inductance, which considerably simplifies circuit calculation. Although the proposed converter can be considered as a simplified version of the quasi-resonant buck converter with M-type or P-Type switches, the presence of an additional inductance not only complicates the analysis of the circuit, but also makes its practical implementation considerably more expensive.

In reference [8], published in 1988, a synchronous quasiresonant step-down converter whose waveforms and operation are similar to the one proposed is described. However, the presence of two switches makes both the power stage and the control more complex.

Although the largest number of publications per year regarding quasi-resonant converters occurred between the late 1980s and the year 2000, interest in this family of circuits is still very high, and it is possible to find many recent references where they are used for multiple applications [16]-[18], including LED drivers [19]-[25]. Among these publications, the one that presents the greatest similarity with the proposed configuration is [18]. However, in this work the authors neglect the effect of the resonant charge of the switch capacitance, which introduces a significant error, especially when working under low load conditions.

In the present work, the quasi-resonant buck converter is used to minimize the voltage drop in the linear regulator that controls the current through the LED lamp. Low drop-out current regulators can also be found in recent bibliography [26], and there are several control integrated circuits in the market specifically designed to facilitate its practical implementation (e.g. LM3464, LM3463, ...), although, most of them are designed to work with PWM frequencies below 500 Hz, which cannot be used if compliance with the flicker recommendations of the IEEE PAR1789 standard is required.

## III. OPERATION OF PROPOSED CIRCUIT

The quasi-resonant buck converter shown in Fig. 1 behaves basically like a standard buck with resonant charging and discharging of the capacitor placed in parallel with the switch. Thus, in addition to the linear charging and discharging stages



Fig. 3 Operation stages of the proposed circuit.

of the inductance (stages 1 and 3 in Fig. 3), there are two additional stages in which the capacitor  $C_R$  is resonantly charged or discharged by energy exchange with the inductor  $L_R$  (stages 2 and 4 in Fig. 3).

The value of the output capacitor  $C_0$  is high, thus  $V_{OUT}$  can be considered constant during a switching cycle and the resonant transitions of stages 2 and 4 are only affected by the values of inductor  $L_R$  and capacitor  $C_R$ .

To obtain low switching losses it is critical to switch on the transistor when  $C_R$  is fully discharged. The control strategy that will be used to fulfill this condition is switching on when the zero crossing of  $V_{MOS}$  is detected and using the switch on time  $t_{ON}$  as the control parameter of the converter (ZC-t<sub>ON</sub> control).

Fig. 4 shows the evolution of the inductor current and the MOSFET voltage. As it can be seen, during stage 1 the MOSFET is on, the inductor current  $i_L$  increases linearly from  $i_1$  to  $i_2$ , and the following expression can be obtained:

$$i_2 - i_1 = \frac{V_{IN} - V_{OUT}}{L_R} \cdot t_{ON}.$$
 (1)

The MOSFET is switched off at the end of stage 1. During stage 2, part of the energy stored in the inductor is transferred



Fig. 4 Basic operation of the proposed quasi-resonant converter.

to capacitor  $C_R$ , increasing its voltage from zero to the input voltage  $V_{IN}$ . The equivalent circuit at the beginning of stage 2 is represented at the left side of Fig. 5. Considering that a capacitor charged to any initial voltage behaves like the same capacitor discharged and connected in series with a constant voltage source with that initial voltage, the inductor current evolution during stage 2 can also be analyzed with the circuit shown at the right of Fig. 5. The capacitor voltage will also have the same evolution but with an offset equal to  $V_{IN}$ - $V_{OUT}$ . In this AC equivalent resonant circuit, power is transferred between  $C_R$ and  $L_R$  following a sinusoidal pattern at the natural resonant frequency of the circuit  $\omega_R$ :

$$\omega_R = \frac{1}{\sqrt{L_R \cdot C_R}}.$$
 (2)

Fig. 6 shows the current and voltage evolution in the AC equivalent during stage 2. The energy balance between the initial and final moments of stage 2 provides the following expression:

$$\frac{1}{2} \cdot L_R \cdot i_2^2 + \frac{1}{2} \cdot C_R \cdot (V_{IN} - V_{OUT})^2 = \frac{1}{2} \cdot L_R \cdot i_3^2 + \frac{1}{2} \cdot C_R \cdot V_{OUT}^2$$
(3)

The duration of stage 2 can be calculated as:

$$t_{2} = \sqrt{L_{R} \cdot C_{R}} \cdot \left( \cos^{-1} \left( \frac{i_{2}}{\sqrt{i_{3}^{2} + \frac{C_{R}}{L_{R}} V_{OUT}^{2}}} \right) + \cos^{-1} \left( \frac{i_{3}}{\sqrt{i_{3}^{2} + \frac{C_{R}}{L_{R}} V_{OUT}^{2}}} \right) \right).$$
(4)

Once capacitor  $C_R$  voltage reaches  $V_{IN}$ , the clamping diode  $D_C$  starts conducting and the inductor  $L_R$  is discharged linearly



Fig. 5 Capacitor  $C_R$  resonant charging circuit at the beginning of stage 2 and its equivalent simplified AC circuit.



Fig. 6 Voltage and current evolution in the equivalent AC resonant circuit of stage 2.

during stage 3. The duration of this interval can be calculated using the following expression:

$$t_3 = \frac{L_R}{V_{OUT}} \cdot i_3. \tag{5}$$

Once the inductor  $L_R$  is fully discharged, the circuit enters stage 4, where  $C_R$  gets fully discharged, and the energy stored in it is transferred to the inductor  $L_R$ . This stage can be analyzed using the same method as in stage 2. Fig. 7 shows the discharging circuit at the beginning of this stage and its simplified AC equivalent, where the DC sources of the previous circuit have been included in the initial voltage of the capacitor  $C_R$ . Fig. 8 shows the voltage and current evolution during this interval, where the energy balance between the initial and final instants provide the following equation:

$$\frac{1}{2} \cdot C_R \cdot V_{OUT}^2 = \frac{1}{2} \cdot C_R \cdot (V_{IN} - V_{OUT})^2 + \frac{1}{2} \cdot L_R \cdot i_1^2.$$
(6)

From this expression, the i<sub>1</sub> value can be calculated as:

$$i_{1} = -\sqrt{\frac{C_{R}}{L_{R}} \cdot V_{IN} \cdot (2V_{OUT} - V_{IN})}.$$
 (7)

From which it can be deduced the following design restriction:

$$V_{OUT} > \frac{V_{IN}}{2}.$$
(8)

This means that the output voltage of the proposed converter must be higher than half the input voltage to allow a complete discharge of the resonant capacitor before the switch is turned on. The duration of stage 4 can be calculated using the following formula:

$$t_{4} = \sqrt{L_{R} \cdot C_{R}} \cdot \left(\frac{\pi}{2} + \sin^{-1}\left(\frac{V_{IN} - V_{OUT}}{V_{OUT}}\right)\right).$$
(9)

Fig. 7 Capacitor  $C_R$  resonant discharging circuit at the beginning of stage 4 and its equivalent simplified AC circuit.



Fig. 8 Voltage and current evolution in the equivalent AC resonant circuit of stage 4.

The converter switching period can be calculated as the duration of all four stages combined:

$$T = t_{0N} + t_2 + t_3 + t_4. \tag{10}$$

And the average output current I<sub>OUT</sub> can be calculated as:

$$I_{OUT} = \frac{1}{T} \left( \frac{i_1 + i_2}{2} \cdot t_{ON} + \frac{i_3}{2} \cdot t_3 \right).$$
(11)

Using the values obtained from expressions (4), (5) and (9), equation (10) can be rewritten in the following form:

$$T = F_1(V_{IN}, V_{OUT}, t_{ON}, L_R, C_R).$$
(12)

In a similar way, using (1), (3), (5) and (7), equation (11) can be expressed as:

$$I_{OUT} = F_2(V_{IN}, V_{OUT}, t_{ON}, L_R, C_R).$$
(13)

These two expressions can be normalized using the following base values for impedance and time:

$$Z_{BASE} = \sqrt{\frac{L_R}{c_R}} \tag{14}$$

$$t_{BASE} = \sqrt{L_R \cdot C_R}.$$
 (15)

This way, the normalized switch on-time  $\tau_{\text{ON}}$  can be defined as:

$$\tau_{ON} = \frac{t_{ON}}{\sqrt{C_R \cdot L_R}}.$$
(16)

The output to input voltage ratio will be defined as:

$$\gamma = \frac{V_{OUT}}{V_{IN}}.$$
(17)

This way, the normalized frequency can be obtained from equation (12) and expressed in the following form:

$$\phi = F'_1(\gamma, \tau_{ON}). \tag{18}$$

And the normalized ratio between the output current and the input voltage  $\psi$  can be calculated as:

$$\Psi = \frac{I_{OUT}}{V_{IN}} \cdot Z_{BASE} = F'_2(\gamma, \tau_{ON}).$$
(19)

Fig. 9 represents the relation between  $\psi$  and  $\gamma$  for different  $\tau_{ON}$  values obtained from expression (19). As it can be seen, assuming a constant input voltage, for any given  $\gamma$  between 0.5 and 1, it is possible to control the output current by modifying the switch on-time.



Fig. 9 Normalized  $I_{OUT}$ - $V_{IN}$  ratio  $(\Psi)$  as a function of the  $V_{OUT}$  to  $V_{IN}$  ratio  $(\gamma)$  for different values of the normalized switch on-time  $\tau_{ON}$ .

Expressions (18) and (19) do not depend on the  $L_R$  and  $C_R$  values and can be used to design the converter in a straightforward way, as it will be discussed in the next paragraph.

## A. Design example

As it was previously stated in equation (8), the proposed resonant converter must operate with an output voltage higher than half the input voltage. A suitable range for the output-toinput voltage ratio ( $\gamma$ ) will be between 0.55 and 0.75, as lower values will increase the risk of losing ZVS switching, and higher values will lead to excessive reactive power and lower efficiency.

This restriction provides a narrow range for selecting an appropriate input voltage once the load voltage margin is known. In this example, the load was composed of 5 phosphor-converted white LED in series handling a nominal current of 0.6A, according to the maximum and minimum lamp voltage values given by the manufacturer and assuming a 0.5V margin to estimate  $V_{OUT(min)}$  (see Table I), the maximum input voltage must be lower than 27V to comply with (8). In this design, a 24V input signal was chosen, giving a  $\gamma_{max}$  of 0.698 and a  $\gamma_{min}$  of 0.594. This 3-volt margin allows the converter to handle up to a 12.5% peak low-frequency input voltage ripple without losing the ZVS condition.

The minimum output power in LED dimming ballasts can easily be well below 5% of its nominal value. Besides, in the proposed circuit, neither the turn-on time of the transistor nor the frequency present strong variations when the output power is low, so both values can be estimated assuming that the minimum design power is approximately zero.

Fig. 10 shows the normalized switching frequency  $\phi$  as a function of the output-to-input voltage ratio  $\gamma$  for different  $\tau_{ON}$  values. This figure is the graphical representation of expression (18). The curve designated as  $\psi=0$  correspond to zero output current and can be used to estimate the maximum frequency at the minimum output voltage ( $\gamma_{min}$ ), providing a  $\phi_{max}$  value of 0.147. In this design, the selected maximum and minimum frequencies were 295 kHz and 100 kHz respectively. To maintain the same proportion, the minimum normalized frequency ( $\phi_{min}$ ) must be 0.05, so the curve that relates the normalized frequency to the normalized output voltage at

TABLE I DESIGN EXAMPLE PARAMETERS

| LED Lamp Characteristics      |                             |                           |                                |             |                             |                           |                   |                   |                |
|-------------------------------|-----------------------------|---------------------------|--------------------------------|-------------|-----------------------------|---------------------------|-------------------|-------------------|----------------|
| LED                           | V <sub>FWD</sub> (min)@350r |                           |                                | ıА          | V <sub>FWD</sub> (max)@350m |                           |                   | Configuration     |                |
| type                          |                             |                           | , .                            |             | A                           |                           |                   |                   |                |
| Oslon                         | Oslon                       |                           |                                |             | 3.25 V                      |                           |                   | 5 LED in          |                |
| SSL 80                        |                             |                           |                                |             |                             |                           |                   | series            |                |
| Basic Design Parameters       |                             |                           |                                |             |                             |                           |                   |                   |                |
| Input voltage                 |                             |                           | Min. output voltage            |             |                             | Max. output voltage       |                   |                   |                |
| $V_{IN}=24 V$                 |                             |                           | V <sub>OUT(min)</sub> =14.25 V |             |                             | $V_{OUT(max)} = 16.75 V$  |                   |                   |                |
| Nominal output                |                             | Min. frequency            |                                |             | Max. frequency              |                           |                   |                   |                |
| current                       |                             |                           |                                |             |                             |                           |                   |                   |                |
| $I_{OUT}=0.6 A$               |                             | f <sub>min</sub> =100 kHz |                                |             | f <sub>min</sub> =295 kHz   |                           |                   |                   |                |
| Normalized Design Parameters  |                             |                           |                                |             |                             |                           |                   |                   |                |
| Min. output to                |                             | Max. output to input      |                                |             | Min. switch on-time         |                           |                   |                   |                |
| input voltage                 |                             | voltage ratio             |                                |             |                             |                           |                   |                   |                |
| ratio                         |                             |                           |                                |             |                             |                           |                   |                   |                |
| $\gamma_{min}=0.594$          |                             | $\gamma_{max}=0.698$      |                                |             |                             | $\tau_{ON(min)} = 2.132$  |                   |                   |                |
| Maximu                        | m Minii                     |                           | linimum                        | Max. switch |                             | vitch                     | on-               | Nom.              | Output current |
| frequenc                      | cy fre                      |                           | equency                        |             | time                        |                           | to inp            | out voltage ratio |                |
| $\phi_{max}=0.1$              | $47 \phi_n$                 |                           | $\tau_{min} = 0.05$ $\tau_{C}$ |             | DN(max) = 13.03             |                           | $\psi_{nom}=1.79$ |                   |                |
| Calculated Circuit Parameters |                             |                           |                                |             |                             |                           |                   |                   |                |
| Resonant                      |                             | Resonant                  |                                |             |                             | Max. switch on-time       |                   |                   |                |
| inductor                      |                             | capac                     |                                |             |                             |                           |                   |                   |                |
| $L_R=25 \ \mu H$              |                             |                           | $C_R=10 nF$                    |             |                             | $t_{ON(max)}=6.5 \ \mu s$ |                   |                   |                |

nominal current ( $\psi=\psi_{nom}$ ) should cross the point  $\phi_{min} -\gamma_{max}$  in Fig. 10. This can be used to obtain the nominal normalized output current to input voltage ratio  $\psi_{nom}$ . The resonant inductor and capacitor values can be calculated by de-normalizing  $\phi_{min}$  and  $\psi_{nom}$ .

Considering that the control of the current through the LEDs of the proposed design is carried out by making the low-drop current regulator provide a 2 kHz current square wave with variable pulse width, the necessary value of the  $C_0$  capacitor can be estimated as indicated below. Assuming that the regulator's bandwidth is significantly lower than 2 kHz, so that the current supplied by the quasi-resonant buck converter to the combination formed by capacitor  $C_0$ , LDOCS and LED does not vary significantly during a 2 kHz cycle, the ripple of the  $V_{OUT}$  voltage will be mainly due to the fundamental component of the pulsating LED current, being maximum when its duty cycle is 50%. Under these conditions, to obtain a 5% peak-topeak ripple when the output voltage is minimum (see Table I),



Fig. 10 Normalized frequency  $\phi$  as a function of output-to-input voltage ratio  $\gamma$  for different  $\tau_{ON}$  values.

the necessary capacitor would be 85  $\mu$ F. For experimental validation, a value of 100  $\mu$ F has been used, which provides a ripple of 0.6 volts peak to peak at 2 kHz on V<sub>OUT</sub>. This ripple has an important effect on the power dissipation in the LDOCS. The greater the ripple, the greater the voltage margin that must be established to maintain a minimum voltage across the LDOCS and avoid distortion in the LED current.

# IV. SIMPLIFIED SMALL-SIGNAL DYNAMIC ANALYSIS

As it was previously mentioned, one of the main functions of the resonant converter is to minimize the voltage drop across the LDO regulator thus reducing the power handled by this dissipative stage without losing its current control capability. Therefore, the feedback loop must sense the LDO regulator voltage and control the switch on-time to minimize it.

To design the feedback control loop, the first step is modeling the dynamic behavior of the resonant converter. In the bibliography there can be found different techniques to model the dynamic behavior of resonant converters [23]. These techniques are normally intended to model the complex dynamic effects of the resonant energy transfer that take place during the different modes of operation of this family of converters. However, for the proposed converter, some approximations can be made that greatly simplify the obtention of the dynamic model without a significant loss of accuracy.

The assumption that will be used for simplification is that the dominant dynamics is provided by the output filter capacitor ( $C_0$ ). In the case of the design used for the experimental verification in this work, the output capacitor is used to keep an approximately constant voltage with a low frequency pulsating current through the load. This pulsating current is due to the 2 kHz PWM control used for LED dimming. Therefore, the slow dynamics provided by the high capacitance required at the output filter makes the dynamic effect of the resonant energy transfer between  $C_R$  and  $L_R$  to be negligible in comparison. Therefore, the only element that will be considered for this simplified dynamic analysis is capacitor  $C_0$ .

The proposed procedure is based on replacing the smallsignal static output impedance  $R_{eq}$  that can be obtained from the static model given by expression (13), by the parallel between capacitor  $C_0$  and resistance  $R_{eq}$ . The first step of this procedure is made by linearizing expression (13):

$$\hat{I}_{OUT} = \frac{\partial I_{OUT}}{\partial V_{IN}} \cdot \hat{v}_{IN} + \frac{\partial I_{OUT}}{\partial V_{OUT}} \cdot \hat{v}_{OUT} + \frac{\partial I_{OUT}}{\partial t_{ON}} \cdot \hat{t}_{ON}.$$
 (20)

This equation can be rewritten as:

$$\hat{v}_{OUT} = \left(-\frac{\partial I_{OUT}}{\partial V_{OUT}}\right)^{-1} \cdot \left(-\hat{I}_{OUT} + \frac{\partial I_{OUT}}{\partial V_{IN}} \cdot \hat{v}_{IN} + \frac{\partial I_{OUT}}{\partial t_{ON}} \cdot \hat{t}_{ON}\right).$$
(21)

Where the static small signal output impedance  $R_{eq}$  is calculated as:

$$R_{eq} = \left(-\frac{\partial I_{OUT}}{\partial V_{OUT}}\right)^{-1}.$$
 (22)

The equivalent circuit of expression (21) is shown in Fig. 11. Adding capacitor  $C_0$  allows obtaining an approximated model of the small signal dynamics of the resonant converter. The effect of this capacitor combined with the static model given by equation (21) provides the following single-pole small-signal transfer function:

$$\hat{v}_{OUT} = \left(\frac{R_{eq}}{1 + R_{eq} \cdot C_O \cdot s}\right) \cdot \left(-\hat{I}_{OUT} + \frac{\partial I_{OUT}}{\partial V_{IN}} \cdot \hat{v}_{IN} + \frac{\partial I_{OUT}}{\partial t_{ON}} \cdot \hat{t}_{ON}\right).$$
(23)

Table II shows the small-signal parameters of the model given by (23) using the circuit parameters of the design example described in the previous section. These values were calculated at 100% and 5% of the nominal current for the maximum and minimum expected load voltages.

Table II also includes the transfer function of the controller used for experimental verification. For this design, the input voltage is assumed to be kept constant by a previous stage. The output current can also be assumed constant as it is regulated by the LDOCS placed in series with the LED lamp. This way, the simplified feedback loop of the system is shown in Fig. 12. The purpose of the feedback loop is to control the converter output voltage to minimize the voltage drop in the LDOCS.

Figs. 13 and 14 show the Bode plot of the system loop gain using the parameters of Table II.

## V. EXAMPLE OF A PRACTICAL IMPLEMENTATION OF THE PROPOSED CIRCUIT

The simplified schematics of the circuit used for experimental verification is shown in Fig. 15. The central component for the implementation of the ZC-t<sub>ON</sub> control is a L6562A low-cost control integrated circuit. This IC is primarily intended to control power-factor-correction (PFC) converters working at critical conduction mode, but it can be adapted to



Fig. 11 Simplified small-signal dynamic equivalent for the resonant converter.



Fig. 12 Simplified feedback loop diagram.



Fig. 13 Bode plot of the magnitude of the system loop gain.



Fig. 14 Bode plot of the argument of the system loop gain.

control the proposed converter using a minimal number of external components. It has a zero-crossing detection input (ZCD) that triggers the gate signal of the MOSFET when its voltage goes below a certain threshold. This input is normally used to detect the complete demagnetization of the inductor in PFC converters, but in this circuit, it is used to detect the instant when capacitor C<sub>R</sub> gets fully discharged. It also includes an internal multiplier and an operational amplifier to implement the regulator required for power factor correction. In this case, the regulator is implemented using an external low-cost operational amplifier. The L6562A also has some useful protections, such as the under-voltage lock-out or an automatic restart. This last feature introduces short low-frequency pulses to the MOSFET gate signal when no falling edge is detected on the ZCD pin thus allowing circuit start-up when voltage is initially applied to the converter input.

Small-Signal System Parameters =14.25 V =16.75 V VOUT(min, V<sub>OUT(max</sub> =600mA =600mA  $I_{OUT}=30mA$  $I_{OUT}=30mA$ R. 8.5 Ω  $22.1 \Omega$  $16.3 \Omega$ 660  $(2\pi C_0 R_{ea})^{-1}$ 187 Hz 72 Hz 239 Hz 98 Hz  $19.10^{4}A/s$  $13.10^{4} A/s$  $14 \cdot 10^4 A/s$  $12 \cdot 10^4 A/s$  $\partial J_{OUT} / \partial J_{ON}$  $95 m \Omega^{-1}$ AOUT/ NIN  $28 \ m\Omega^{-1}$  $130 \ m\Omega^{-1}$  $44 \ m\Omega^{-1}$ Control Transfer Function 1 +

 $R_{TF}(s) = 8.04 \cdot 10^{-4}$ 

 $\frac{\hat{t}_{ON}}{(s)}$ 

 $\hat{v}_{err}$ 

 $2\pi \cdot$ 

 $2\pi \cdot 258$ 

(1 +

TABLE II SMALL-SIGNAL CIRCUIT PARAMETERS



Fig. 15 Simplified schematics of the circuit used for experimental verification.

A low-cost quad general purpose operational amplifier is used for multiple functions: implementing the LDOCS control, the peak detector and the regulator described in the previous section. The operational amplifier inside the LDOCS is used to force that the shunt resistor (R<sub>SHUNT</sub>) voltage follows the current reference provided by the isolated control (see Fig. 15). The isolated control receives a 2 kHz PWM signal from an external digital controller. When this reference is set to zero, the output of this operational amplifier saturates low, which reduces the width of the actual current pulse through the LED due to the delay introduced by the slew-rate at turn-on. At 2 kHz this effect is not critical and can easily be compensated with a small pulsewidth increase at the digital reference.

The peak detector shown in Fig. 15 is used to track the minimum value on signal VLDO. The basic waveforms of this subcircuit are shown in Fig. 16. The upper trace shows the LED current and the voltage across capacitor Co (Vout). The LDOCS voltage (V<sub>LDO</sub>) is equal to V<sub>OUT</sub> minus the LED voltage. The minimum voltage in  $V_{LDO}$  is obtained at the falling edge of the LED current and it must be sufficiently close to zero as to minimize the power dissipated in the LDOCS without losing its current control capability.

Assuming that the LED voltage when the LDOCS is supplying its nominal current of 0.6A presents slow variations the following approach can be used for the small signal dynamic analysis:

$$\hat{v}_{OUT} \approx \hat{v}_{MIN\_PEAK}.$$
(24)

Therefore, the feedback is used to regulate the output of the VLDO minimum peak detector (VMIN PEAK) instead of VOUT. The integral effect of the proposed regulator makes the average value of  $V_{MIN PEAK}$  equal to the internal reference  $V_{REF}$ . However, a peak detector is a highly non-linear circuit that modifies the transient response of the control loop. Assuming that the V<sub>OUT</sub> ripple is small and that the LED voltage is approximately constant during the positive intervals of IOUT, the peak detector output is similar to that of a zero-order-hold circuit with the V<sub>LDO</sub> signal sampled at the falling edges of I<sub>OUT</sub>.



Fig. 16 Operation of the peak detector.

Therefore, the dynamic effect of the peak detector has a small effect on the phase margin obtained from Figs. 13 and 14 [24].

The transfer function of the regulator is provided by the operational amplifier shown in the lower right part of Fig. 15 combined with the gain block 'k'. This last block is given by the L6562A control IC:

$$\hat{t}_{ON} = \frac{-k}{s \cdot c_{INT} \cdot (R_1 + R_2)} \cdot \frac{1 + c_1 \cdot R_1 \cdot s}{1 + c_1 \cdot \frac{R_1 \cdot R_2}{R_1 + R_2} \cdot s} \cdot \hat{v}_{OUT}.$$
 (25)

The  $C_1$ ,  $C_{INT}$ ,  $R_1$ ,  $R_2$  and k values are calculated to match the transfer function shown on Table II. Capacitor  $C_{INT}$  in Fig. 15 has a double purpose, it provides the integral term of the regulator transfer function in (25) and allows to shift the floating reference of the LDOCS to adapt it to that of the ZC- $t_{ON}$  control block, which avoids the use of rail-to-rail operational amplifiers.

As previously mentioned, the proposed circuit can be used to keep a constant current through the LEDs, compensating for the variations associated with the low-frequency ripple of the input voltage that could be due, for example, to the use of a power factor correction stage. With an appropriate regulator design, it is possible to eliminate most of this ripple at the quasi-resonant converter stage, and only a fraction of it at the LDOCS in a dissipative way. The part of the ripple that cannot be eliminated by the converter may force increasing the voltage supported by the LDOCS (V<sub>REF</sub>) with the consequent decrease in efficiency. Using a 10% peak-to-peak input voltage ripple and a frequency of 100 Hz in the proposed design, the output voltage ripple V<sub>OUT</sub> can be estimated using the following formula derived from the block diagram of the Fig.12:

$$\frac{\hat{v}_{OUT}}{\hat{v}_{IN}} = \frac{\frac{\partial I_{OUT}}{\partial V_{IN}} \frac{R_{eq}}{1 + s \cdot C_O \cdot R_{eq}}}{1 + R_{TF}(s) \frac{\partial I_{OUT}}{\partial t_{ON}} \frac{R_{eq}}{1 + s \cdot C_O \cdot R_{eq}}}.$$
(26)

In the proposed design, the maximum peak output voltage at 100 Hz is attenuated by a ratio of 5 with respect to the input, thus the maximum peak output voltage at this frequency is 0.24V.

## VI. EXPERIMENTAL RESULTS

To verify the proposed methodology, several simulations were carried out and a laboratory prototype was built and tested (see Fig. 17). The specifications used for these tests were based on the design example described in the previous sections. The simulations were carried out using the LTSpice XVII program and the files used have been included as complementary information for this work. The main objectives pursued with the simulations were: to verify the operating point and the main waveforms at various power levels, to check the accuracy of the approximations used to obtain the small-signal dynamic model of the quasi-resonant buck converter, and to verify that the nonlinear effect introduced by the peak detector does not significantly affect the dynamic behavior of the circuit.

Fig. 18 shows the converter efficiency as a function of the duty cycle of the 2 kHz PWM control signal at two different  $V_{OUT}$  voltages with and without a 10% ripple at the input voltage. As it can be seen, a maximum efficiency of 91.6% is reached with a duty cycle of 100% and a  $V_{OUT}$  of 16.7 volts. As expected, lower values of  $V_{OUT}$  result in lower efficiency, due to the lower output power and the higher switching frequency of the resonant buck converter. For a  $V_{OUT}$  voltage of 14.3 volts, the efficiency drops to 89.5%. Although the value of  $V_{REF}$  used has not been modified, the input ripple slightly reduces the efficiency of the circuit. At nominal current the measured



Fig. 17 Prototype used for experimental verification.



Fig. 18 Efficiency as a function of the PWM duty cycle at two different  $V_{OUT}$  values, with a peak-to-peak input voltage ripple of 10% (dashed lines) and without ripple (solid lines) compared to the maximum theoretical efficiency of the LDOCS.



Fig. 19 MOSFET  $V_{GS}$  signal (CH1), MOSFET  $V_{DS}$  signal (CH3) and inductor current  $i_{LR}.$  (CH4) at nominal power.



Fig. 20 MOSFET gate signal (CH1), MOSFET voltage (CH2), inductor current (CH3) and lamp current (CH4) at a dimming level of 10%.

efficiency is 91.2% and 88.2% for the maximum and minimum output voltages respectively. The traces on the upper part correspond to the maximum theoretical efficiency that could be obtained considering only the effect of LDOCS.

Figs. 19 and 20 show the main waveforms of the quasiresonant buck converter at nominal and 10% output current respectively, both for a  $V_{OUT}$  of 15V. As it can be seen, the resonant capacitor is fully discharged before the MOSFET is switched on thus providing zero voltage switching. The ringing in  $V_{DS}$  signal observed in Fig. 19 is mainly due to the resonance between the resonant capacitor and the stray inductance of the clamping diode  $D_C$ .

Figs. 21 and 22 show the lamp current, the LDOCS voltage, the peak detector output and  $V_{OUT}$  voltage at 75% and 25% duty cycle of the PWM control signal. As it can be seen, the LDOCS voltage present a much smaller variation compared to the idealized behavior shown in Fig. 16. This is due to the filter



Fig. 21 Lamp current (CH1), LDOCS voltage (CH2), peak detector output (CH3) and V<sub>OUT</sub> voltage (CH4) at 25% duty cycle.



Fig. 22 Lamp current (CH1), LDOCS voltage (CH2), peak detector output (CH3) and  $V_{\rm OUT}$  voltage (CH4) at 75% duty cycle

capacitor placed in parallel with the lamp, which prevents its voltage from falling to zero when the current is canceled.

Fig. 23 shows the effect of the 100 Hz input ripple in the  $V_{OUT}$  voltage and the lamp current with a 75% duty cycle. As can be seen, the current through the lamp is not affected and the output voltage presents a 100 Hz ripple that is significantly lower than that of the input, although the effects of low frequency ripple are combined with those associated with the 2 kHz PWM dimming signal.

## VII. CONCLUSIONS

In this paper, a new low-cost LED driver based on a quasiresonant buck converter in series with a low-voltage-drop current regulator was presented. The proposed quasi-resonant converter was obtained by adding a resonant capacitor in parallel with the MOSFET of a standard buck converter. The



Fig. 23 Input voltage (CH1), output voltage  $V_{\text{OUT}}$  (CH3) and lamp current (CH4) for an input peak-to-peak voltage ripple of 10%.

charging and discharging of this capacitor are done by the resonant transfer of energy with the inductance of the buck converter. In this way, soft switching is obtained at the cost of increasing the inductor current ripple with respect to that of a standard buck converter operating in discontinuous conduction mode. The control of this quasi-resonant converter was implemented using a L6562A, which is a low-cost integrated circuit that was designed to control single-switch boundary-mode power factor correction stages. This integrated circuit was used to implement what was called: ZC-toN control. In this control, the MOSFET is switched on after the zero crossing of its drain-source voltage and its on-time is used as the control parameter of the feedback loop.

A low-drop current regulator was used to control the LED lamp current and provide PWM dimming at 2 kHz. This PWM frequency was used to comply with the light flicker recommendations of IEEE PAR1789. The combination of the quasi-resonant converter with the low-dropout linear regulator allows to reduce the 2 kHz current component that passes through the inductance of the circuit, strongly reducing the audible noise produced by magnetostriction that is typical in many circuits working in burst mode.

The operation of the resonant converter was analyzed using an energy-balance approach to model the circuit behavior during the resonant transitions. This procedure avoids using the fundamental approach and its subsequent accuracy loss.

A straightforward procedure to obtain a simplified smallsignal dynamic model of the quasi-resonant converter was also described in the paper.

Based on these approaches, a simplified design procedure was proposed and applied to a design example. This example was simulated using LTSpice XVII software and implemented in a laboratory prototype. The simulation files are provided as complementary material of present work. Both simulation and experimental verification were in good agreement with the values calculated using the proposed analysis procedure.

A maximum efficiency of 91.6% was obtained in the laboratory prototype working at nominal current and the maximum LED design voltage of 16.25V. The L6562A control integrated circuit was able to maintain ZVS switching throughout the entire dimming range.

## REFERENCES

- K. H. Loo, Y. M. Lai, S. C. Tan and C. K. Tse, "On the color stability of phosphor-converted white LEDs under DC, PWM, and bilevel drive", *IEEE Trans. Power Electron.*, vol. 27, no. 2, pp. 974-984, Feb. 2012, DOI: 10.1109/TPEL.2010.2086080.
- [2] T. Quoc, P. Bodrogi and T. Quang, "Color Quality of Semiconductor and Conventional Light Sources", Wiley-VCH, 2017. ISBN: 978-3-527-34166-5.
- [3] IEEE Standards Association, "IEEE PAR1789: Recommended Practices for Modulating Current in High Brightness LEDs for Mitigating Health Risks to Viewers", *IEEE Standards*, Piscataway, NJ, USA, 2015.
- [4] P. J. Quintana-Barcia, J. Ribas, F. J. Juarez-Leon and D. Rodriguez-Fuertes, "Permanent Emergency LED Lamp Based on a Series Single-Switch Resonant Converter with Battery Clamp", *IEEE Trans. Ind. Electron.*, vol. 69, no. 10, Dec. 2018, DOI: 10.1109/TIE.2021.3123649.
- [5] J. Ribas, P. J. Quintana-Barcia, J. Cardesin, A. J. Calleja and E. Lopez-Corominas, "LED Series Current Regulator Based on a Modified Class-E Resonant Inverter", *IEEE Trans. Ind. Electron.*, vol. 65, no. 12, Dec. 2021, DOI: 10.1109/TIE.2018.2822618.
- [6] K. H. Liu, R. Oruganti and F. C. Lee, "Quasi-Resonant Converters-Topologies and Characteristics", *IEEE Trans. Power Electron.*, vol. 2, no. 1, Jan. 1987, DOI: 10.1109/TPEL.1987.4766333.
- [7] K.-H. Liu and F. C. Y. Lee, "Zero-voltage switching technique in DC/DC converters", *IEEE Trans. Power Electron*, vol. 5, no. 3, pp. 293-304, July 1990, DOI: 10.1109/63.56520.
- [8] C.P. Henze, H.C. Martin and D.W. Parsley, "Zero-Voltage Switching in High Frequency Power Converters Using Pulse Width Modulation", APEC '88 Third Annual IEEE Applied Power Electronics Conference and Exposition, New Orleans, LA, USA, 1988, pp. 33-40, DOI: 10.1109/APEC.1988.10548.
- [9] W. A. Tabisz and F. C. Lee, "Zero-voltage-switching multi-resonant technique-a novel approach to improve performance of high frequency quasi-resonant converters", *PESC '88 Record*, 19th Annual IEEE Power Electronics Specialists Conference, Apr. 1988, DOI: 10.1109/PESC.1988.18109.
- [10]B. P. Divakar and D. Sutanto, "Optimum buck converter with a single switch", *IEEE Trans. Power Electron.*, vol. 14, no. 4, Jul. 1999, DOI: 10.1109/63.774200.
- [11]D. Maksimovic and S. Cuk, "A unified analysis of PWM converters in discontinuous modes", *IEEE Trans. Power Electron.*, vol. 6, no. 3, Jul. 1991, DOI: 10.1109/63.85890.
- [12]K. H. Liu and F. C. Lee, "Resonant Switches A Unified Approach to Improve Performances of Switching Converters", *INTELEC '84 - International Telecommunications Energy Conference*, Nov. 1984, DOI: 10.1109/INTLEC.1984.4794149.
- [13] J. Abu-Qahouq and I. Batarseh, "Unified steady-state analysis of softswitching DC-DC converters", *IEEE Trans. Power Electron.*, vol. 17, no. 5, Sep. 2002, DOI: 10.1109/TPEL. 2002.802195.
- [14] M. Liu, Y. Qiao, S. Liu and C. Ma, "Analysis and Design of A Robust Class E<sup>2</sup> DC–DC Converter for Megahertz Wireless Power Transfer", *IEEE Trans. Power Electron.*, vol. 32, no. 4, May. 2016, DOI: 10.1109/TPEL. 2016.2573839.
- [15]T. Suetsugu and M.K. Kazimierczuk, "Design procedure for lossless voltage-clamped class E amplifier with a transformer and a diode", *IEEE Trans. Power Electron.*, vol. 20, no. 1, Jan. 2005; DOI: 10.1109/TPEL.2004.839837.
- [16]X.-F. Cheng, C. Liu, D. Wang and Y. Zhang, "State-of-the-Art Review on Soft-Switching Technologies for Non-Isolated DC-DC Converters," in IEEE Access, vol. 9, pp. 119235-119249, 2021, DOI: 10.1109/ACCESS.2021.3107861.
- [17]S. Sharifi, M. Jabbari and H. Farzanehfard, "A New Family of Single-Switch ZVS Resonant Converters", *IEEE Trans. Ind. Electron.*, vol. 64, no. 6, Jun. 2017, DOI: 10.1109/TIE.2017.2674632.
- [18] J. Wang, F. Zhang, J. Xie, S. Zhang and S. Liu, "Analysis and design of high efficiency Quasi-Resonant Buck converter," 2014 International Power

Electronics and Application Conference and Exposition, Shanghai, China, 2014, pp. 1486-1489, DOI: 10.1109/PEAC.2014.7038084.

- [19]Y. C. Hsieh, H. L. Cheng, E, C. Chang and W. D. Huang, "A Soft-Switching Interleaved Buck–Boost LED Driver With Coupled Inductor", *IEEE Trans. Power Electron.*, vol. 37, no. 1, Jan. 2022, DOI: 10.1109/TPEL.2021.3093629.
- [20] J. Ribas, P. J. Quintana, J. Cardesin, A. J. Calleja and E. L. Lopez-Corominas, "Single-Switch LED Post-Regulator Based on a Modified Class-E Resonant Converter with Voltage Clamp", *Electronics*, 2019, vol. 8, DOI:10.3390/electronics8070798.
- [21]N. Molavi and H. Farzanehfard, "Load-Independent Hybrid Resonant Converter for Automotive LED Driver Applications", *IEEE Trans. Power Electron.*, vol. 37, no. 7, Jul. 2022; DOI: 10.1109/TPEL.2022.3144640.
- [22] X. Liu, Y. Wan, Z. Dong, M. He, Q. Zhou and C. K. Tse, "Buck-Boost-Buck-Type Single-Switch Multistring Resonant LED Driver With High Power Factor and Passive Current Balancing", *IEEE Trans. Power Electron.*, vol. 35, no. 5, May. 2020, DOI: 10.1109/TPEL.2019.2942488.
- [23] W. G. da-Rosa; M. F. Menke, F. E. Bisogno and A. R. Seidel, "Design Approach for a Self-Oscillating Resonant Converter Operating in High Frequency for LED Applications", *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 6, no. 3, Sep. 2018, DOI: 10.1109/JESTPE.2018.2827162.

- [24] Y. Wang, F. Li, Y. Qiu, S. Gao, Y. Guan and D. Xu, "A Single-Stage LED Driver Based on Flyback and Modified Class-E Resonant Converters with Low-Voltage Stress", *IEEE Trans. Ind. Electron.*, vol. 66, no. 11, Nov. 2019, DOI: 10.1109/TIE.2018.2890502.
- [25] Y. Wang, S. Gao, S. Zhang and D. Xu, "A Two-Stage Quasi-Resonant Dual-Buck LED Driver with Digital Control Method," in IEEE Transactions on Industry Applications, vol. 54, no. 1, pp. 787-795, Jan.-Feb. 2018, DOI: 10.1109/TIA.2017.2764875.
- [26] Y. Hu and M. M. Jovanovic, "LED Driver With Self-Adaptive Drive Voltage", *IEEE Trans. Power Electron.*, vol. 23, no. 6, pp. 3116-3125, Nov. 2008, DOI: 10.1109/TPEL.2008.2004558.
- [27] C. Bernal, E. Oyarbide, P. Molina and A. Mediano, "Dynamic Model of Class-E Inverter with Multifrequency Averaged Analysis", *IEEE Trans. Ind. Electron.*, vol. 59, no. 10, Oct. 2012, DOI: 10.1109/TIE.2012.2185012.
- [28] J. Ma, X. Wang, F. Blaabjerg, L. Harnefors and W. Song, "Accuracy Analysis of the Zero-Order Hold Model for Digital Pulsewidth Modulation", *IEEE Trans. Power Electron.*, vol. 33, no. 12, Dec. 2018, DOI: 10.1109/TPEL.2018.2799819.