# A Simple Resonant Switched Capacitor LED Driver Employed as a Fast Pulse-Based Transmitter for VLC Applications 

Vinicius M. de Albuquerque, non-Member, IEEE, Guilherme M. Soares, Member, IEEE, J. Marcos Alonso, Senior Member, IEEE, and Pedro S. Almeida, Member, IEEE


#### Abstract

This paper presents a Resonant Switched Capacitor (RSC) dc-dc converter for Visible Light Communications (VLC) applications operating as both high efficiency power converter and fast-response data transmitter. By operating under softswitching, the topology allows for higher switching frequency and higher slew rate, so that the VLC functionality can be embedded into the power stage without an auxiliary switch. In the literature, this additional switch has been presented as a viable implementation of On-Off-Keying (OOK) and Variable Pulse Position Modulation (VPPM) for data transmission, yet at the same time, is a major efficiency bottleneck for higher transmission rates due to its inherent hard-switching operation, justifying efforts in enabling Pulse-Based Transmission (PBT) without this additional switch. A 10 W prototype was built to demonstrate such feasibility, operating at a switching frequency of 500 kHz , resulting in nominal efficiency of $85 \%$ during data transmission under VPPM scheme, achieving up to 100 kpbs for various brightness levels, over a distance up to 1 m .


Index Terms-Resonant Switched Capacitor, dc-dc Converters, Visible Light. Communication.

## I. Introduction

0VER the last years Light-Emitting Diodes (LEDs) technology has been steadily increasing its market penetration by excelling over traditional lighting methods in energy consumption and lifespan, becoming a more viable alternative as production costs falls. More recently, such technology has not only become a major contender in financial viability but also presenting new applications for light emission. In these vanguard fields, applications in communications have been showing a promising prospect for widening wireless bandwidth, previously contained mostly in the Radio Frequency spectrum. By making use of this so far underused spectrum comprised in Visible Light for Communication (hence the common abbreviation VLC) a form of relief for the overgrowing congestion on RF spectrum as technologies become increasingly connected [1] is expected. Additionally, the use of VLC takes advantage of installations already in place, as VLC transmitters can occupy with virtually no change the space of traditional lamps. All of these prospects are made available by the fast dynamic response of LEDs whose switching frequency

[^0]is able to reach up to 10 's of MHz [2] [3] given appropriate equalization techniques and proper filtering of blue light at the receiver.

The workings of sending information through visible light are based on a modulation scheme that comprises a dc level, essential to perform the LED's dc bias and the illumination aspect of the lamp, and an ac level at a high frequency, imperceptible to the human eye, responsible for the information content [4] [5]. The light signal $s(t)$ can be as described by

$$
\begin{equation*}
s(t)=s_{d c}+s_{a c}(t) \tag{1}
\end{equation*}
$$

The different possible modulations strategies are mainly comprised in single-carrier modulated transmission (SCMT), multiple-carrier modulated transmission (MCMT) and pulsebased transmission (PBT) [6]. The SCMT contains modulations inspired by traditional methods of information transmission that uses a usually pure sine carrier waveform as the oscillating part of the signal, where digital information (bits) are coded by either amplitude (ASK), phase (PSK) or frequency (FSK) keying. Furthermore, simultaneously keying both amplitude and phase allows for the more complex Quadrature Amplitude Modulation (QAM) method [4]. In addition to the single-carrier options, the MCMT uses a combination of two or several carriers transmitting multiple sequences of bits instead of a single stream, presenting better response in transmission with multipaths which introduces otherwise the major problem of signal attenuation [5] [7].
For the SCMT and MSMT transmissions, the sinusoidal waveform presents null average by definition, demanding a mandatory sum of a dc, usually provided by a slow-response dc-dc converter with a low-pass filter, while the alternating parcel is provided to the LEDs through a power amplifier (usually linear) that presents faster response but lower efficiency. An alternative to the aforementioned scheme is using a single fastresponse converter for providing both alternating and constant aspects of the current, a challenging task that demands more intricate converter capabilities [6].

In contrast to carrier-based philosophies, the PBT method uses current pulses of sufficiently high frequency in order to transmit data. PBT method can also be achieved by either a slow-response converter for the dc bias, with an amplifier adding the square waveform, or by a fast-response converter that performs both functions simultaneously. Once again, the


Fig. 1. Example for PBT modulations for (a) OOK and (b) VPPM 1 b given three different brightness levels.
former alternative requires fast-response converters that are usually complex and costly alternatives.

Pulse-based transmission opens a third possibility due to the capacity of pulse width variation, which allows for the lighting level modulation. Considering this adding of dimming to the VLC modulation, the IEEE standard 802.15.7 [8] describes three modulation schemes that allows data transmission at different light levels, On-Off-Keying (OOK), Variable Pulse Position Modulation (VPPM) and Color-shift Keying (CSK), characterized as the physical layer (PHY) of the VLC system. Each of the three physical layers describes the application and expected data rate. While layers PHY I and II both allow for OOK and VPPM modulations and differentiate among them in frequency range, PHY III exclusively comprises CSK modulation for high data-rate applications. Since CSK requires RGB LEDs and multiple light detectors, it is beyond the scope of this paper, which aims at high-brightness LEDs (HB-LEDs) that are usually a single blue-LED covered with a yellow phosphor layer, such modulation will not be covered.

As presented in [8], the OOK modulation differentiate the logical high and low bits by means of the pulse width whereas the VPPM technique uses the pulse position for this purpose. The operations of these PBT modulations are highlighted in Fig. 1, which shows that the OOK strategy demands a compensation symbol (CS) for ensuring the desired lighting level. It is worth mentioning that the dc level doesn't need to be supplied by a separate converter. Rather, it is a consequence of the pulse width of the data signal.

Regarding the implementation of the OOK and VPPM modulations in real applications, some works have proposed the use of auxiliary switches in series [9] [10] or in parallel [11] with the LED string. The use of the VLC switch simplifies the transmitter topology to such a degree that even resonant LLC converters were shown to employ it [12]. Although the simplicity of this strategy must be highlighted as a remarkable advantage, the hard-switching operation of this auxiliary switch makes this mechanism not ideal for high data transmission rates. For example, [10] reported an efficiency drop of almost $10 \%$ when the switching frequency of the auxiliary switch is increased from 50 kHz to 1 MHz .
This work proposes a new resonant switched capacitor (RSC), whose fast-response allows embedding of the VLC data transmission in its inner workings. By operating under
soft-switching and discontinuous inductor current, it allows for higher switching frequencies without excessive diode and MOSFET losses, enabling data transfer purely through burstmode operation without an additional VLC switch.

## II. RSC CONVERTER

The proposed topology at first resembles the structure of a three-level flying capacitor buck converter, a circuit employed in envelope-tracking applications [13], as shown in Fig. 2. However, such topology employs a large capacitor behaving as a voltage source, whereas in this topology the capacitance is small, to be operated as an energy processing and storage device. The capacitor will act as a switched capacitor once its charge and discharge will be controlled by the active switches and its communion with the inductor will transform the circuit in a resonant topology, yielding its name Resonant SwitchedCapacitor (RSC) buck-type converter.
The capacitor and inductor form a resonant network, with its resonance angular frequency $\omega_{o}$ defined by to $\omega_{o}=1 / \sqrt{L C_{s}}$. In order to simplify the analysis, the output capacitance will be considered high enough in order to keep output voltage relatively constant during continuous operation, a fair approximation given the LEDs threshold voltage doesn't allow the capacitor from significantly discharging. The static voltage gain $G$ of the converter is then defined by $G=V_{o} / V_{i n}$. At the end, the output capacitor's dynamics will be considered in order to calculate rise and fall times of the LED current.

## A. Operation of the RSC Buck-type Converter

The six stages for the RSC buck-type converter are shown in Fig. 3. Every stage begins and ends with the switched capacitor either fully charged or fully discharged. Therefore, in order to begin the operational analysis, the initial conditions for the stages must be found and hence the voltages at the resonant capacitor while fully charged and discharged must be determined. It is then necessary to calculate the voltage at the resonant capacitor capable of forward biasing the blocking diodes in stages 1 and 3 which results in the maximum and minimum voltages at the resonant capacitor respectively. Doing so through the analysis of the $\left[V_{i n}-C_{s}-D_{2}\right]$ loop in Fig. 3a and the $\left[C_{s}-D_{1}\right]$ loop in Fig. 3d, one must find that for the RSC Buck converter, the charged and discharged conditions of the resonant capacitor are given by:

$$
\begin{equation*}
V_{\max }=V_{i n} ; V_{\min }=0 \tag{2}
\end{equation*}
$$



Fig. 2. RSC Buck-type Converter.


Fig. 3. Stages of operation of the RSC Buck converter.

With the initial conditions of stages 2 and 4 determined above, the operational analysis of each of the states are drawn in the following.

1) Stage $1\left[t_{0}, t_{1}\right]$ - Fig. 3a: The voltage source supplies energy to the circuit, both by charging the capacitor and by supplying the load through the $\left[V_{i n}-S_{1}-C_{s}-D_{1}-L-V_{o}\right.$ ] loop. Describing the states $v_{C s}(t)$ and $i_{L}(t)$ through the loop and node equations and substituting one in another, the voltage at the switched capacitor and the current through the diode can be found as:

$$
\left\{\begin{array}{l}
v_{C s}(t)=\left(V_{i n}-V_{o}\right)\left(1-\cos \left(\omega_{0}\right)\left(t-t_{0}\right)\right)  \tag{3}\\
i_{L}(t)=C_{s} \omega_{0}\left(V_{i n}-V_{o}\right) \sin \left(\omega_{0}\left(t-t_{0}\right)\right)
\end{array}\right.
$$

This stage lasts until the capacitor is charged to the point where $D_{2}$ no longer is reverse biased, which occurs at $t=t_{1}$ where $v_{C s}\left(t_{1}\right)=V_{i n}$. By replacing this value at the first part of (3) the time delay of the first stage is found as:

$$
\begin{equation*}
\Delta t_{1}=t_{1}-t_{0}=\frac{1}{\omega_{0}} \operatorname{acos}\left(\frac{G}{G-1}\right) \tag{4}
\end{equation*}
$$

Finally, by using (4) in the second part of (3), the residual current at the inductor at the end of stage 1 can be found by:

$$
\begin{equation*}
i_{L}\left(t_{1}\right)=C_{s} V_{i n} \omega_{0} \sqrt{1-2 G} \tag{5}
\end{equation*}
$$

The above equation yields a real value if the converter operates according to the constraint $G \leq 1 / 2$, which limits the voltage range for the application.
2) Stage $2\left[t_{1}, t_{2}\right]$ - Fig. 3b: Once the diode $D_{2}$ is forward biased, the capacitor has its voltage clamped at $V_{i n}$. The inductor, however, still presents residual energy and forces current through the closed loop. Analyzing the loop created by the diodes, the state-variables can be found through:

$$
\left\{\begin{array}{l}
v_{C s}(t)=V_{i n}  \tag{6}\\
i_{L}(t)=C_{s} V_{i n} \omega_{0} \sqrt{1-2 G}-\frac{V_{o}}{L}\left(t-t_{1}\right)
\end{array}\right.
$$

This state ends at $t=t_{2}$ with the inductor current reaching zero, allowing the timespan of this stage to be calculated through:

$$
\begin{equation*}
\Delta t_{2}=t_{2}-t_{1}=\frac{1}{\omega_{0} G} \sqrt{1-2 G} \tag{7}
\end{equation*}
$$

3) Stage $3\left[t_{2}, t_{3}\right]$ - Fig. 3c: During this stage neither the inductor nor the capacitor absorbs or supply energy, such that:

$$
\left\{\begin{array}{l}
v_{C s}(t)=V_{i n}  \tag{8}\\
i_{L}(t)=0
\end{array}\right.
$$

The end of this stage happens when the control signal changes, turning off switch $S_{1}$ and turning on switch $S_{2}$, which occurs at the half of the switching period. Therefore:

$$
\begin{equation*}
t_{3}=\frac{T_{s}}{2}=\frac{1}{2 f_{s}} \tag{9}
\end{equation*}
$$

Once DCM operation is required for zero-current turn-on of the MOSFETs, the sum of the timespan required for stages 1 and 2 must be lower than the end of stage 3 , that is,

$$
\begin{equation*}
\Delta t_{1}+\Delta t_{2}<t_{3} \tag{10}
\end{equation*}
$$

This constraint allows for defining the a relationship between the resonant and the switching frequencies:

$$
\begin{equation*}
\omega_{0}>2 f_{s}\left(\operatorname{acos}\left(\frac{G}{G-1}\right)+\frac{1}{G} \sqrt{1-2 G}\right) \tag{11}
\end{equation*}
$$

4) Stage $4\left[t_{3}, t_{4}\right]$ - Fig. 3d: The second half of the switching period is marked by the switch $S_{1}$ being in blocking condition while the switch $S_{2}$ is active. During stage 4 the capacitor can finally discharge, releasing its stored energy from stage 1 , magnetizing the inductor. Through the analysis of the loop and node present at the active circuit the state-variables can be described as:

$$
\left\{\begin{array}{l}
v_{C s}(t)=V_{o}+\left(V_{i n}-V_{o}\right) \cos \left(\omega_{0}\left(t-t_{3}\right)\right)  \tag{12}\\
i_{L}(t)=C_{s} \omega_{0}\left(V_{i n}-V_{o}\right) \sin \left(\omega_{0}\left(t-t_{3}\right)\right)
\end{array}\right.
$$

The end of this stage occurs at $t=t_{4}$, marked by the complete depletion of energy at the capacitor until the forward biasing of diode $D_{1}$, which then stops the capacitor in decreasing its voltage. The duration of this stage is the same as stage 1 , which can be found by (4). Therefore, the residual energy at the inductor by the end of state 4 is the same as state 1 , and its current can also be described through (5).
5) Stage $5\left[t_{4}, t_{5}\right]$ - Fig. 3e: Once more, stage 5 is a reflection of stage 2 , where the capacitor maintain its voltage while the inductor returns its stored energy. The state-variables during this time period can be descried through:

$$
\left\{\begin{array}{l}
v_{C s}(t)=0  \tag{13}\\
i_{L}(t)=C_{s} V_{i n} \omega_{0} \sqrt{1-2 G}-\frac{V_{o}}{L}\left(t-t_{4}\right)
\end{array}\right.
$$

The duration of time of stage 5 can also be found by (7).


Fig. 4. Comparison between simulation and theoretical predictions of the state variables waveforms derived.


Fig. 5. Soft-switching evaluation for the proposed example.
6) Stage $6\left[t_{5}, t_{6}\right]$ - Fig. 3f: Finally, Stage 6 is marked by both state-variables remaining constant values once again, with the elements capable of storing energy unable to charge or discharge.

$$
\left\{\begin{array}{l}
v_{C s}(t)=0  \tag{14}\\
i_{L}(t)=0
\end{array}\right.
$$

The theoretical waveforms are plotted in as previously derived. Figure 4 describes the switched capacitor voltage and inductor current, while Figure 5 highlights voltage and current at the semiconductors, proving operation under soft-switching.

## B. Turn-on and turn-off dynamics

With the absence of a VLC switch, the output loop will always form a closed path for circulating current. In steady state, this shouldn't be a problem once stages 3 and 6 are ideally much shorter than their predecessors in order to ensure smallest inductor current peaks. However, for VLC applications through pulse-based modulations, this outer loop must be taken into account, once the required off-times of the burst mode will lead to possible significant discharge of the output capacitor. As a result, the pulses will suffer delays during both turn on and turn off, which can affect how the signal is interpreted in the receptor if not properly into account.


Fig. 6. LED Turn-on and turn-off times.

1) turn-off: The turn off of the converter will ideally occur alongside stage 6 , assuming DCM operation for maximum efficiency. The output active loop is composed by the output capacitor and the LED. The current waveform during turn off is found through (15).

$$
\begin{equation*}
i_{o}(t)_{o f f}=I_{o \text { nom }} e^{-t / \tau_{o}} \tag{15}
\end{equation*}
$$

Where $\tau_{o}$ is defined as described through (16).

$$
\begin{equation*}
\tau_{o}=r_{d} C_{o} \tag{16}
\end{equation*}
$$

Considering $t=t_{\text {fall }}$ where current falls to an arbitrary factor $k_{f}$ of the output average current $\left(i_{o}\left(t_{\text {fall }}\right)=k_{f} I_{o \text { nom }}\right)$, the time delay can be found through (17).

$$
\begin{equation*}
t_{f a l l}=\tau_{o} \ln \left(1 / k_{f}\right) \tag{17}
\end{equation*}
$$

2) turn-on: Equivalently, the turn on dynamics will occur during stage 1 , where the analyzed current path contains the switched capacitor and the inductor in parallel to the output loop. The initial output voltage for this loop must also be considered as the minimum capacitor voltage, i.e., the LED threshold voltage $V_{t}$. The description of the current behavior during this timespan in given through

$$
\begin{equation*}
i_{o}(t)_{o n}=\frac{V_{i n}-V_{t}}{r_{d}+\frac{Z_{o}\left(\tau_{o}^{2} \omega_{o}^{2}+1\right)}{\sin \left(\omega_{o} t\right)+\tau_{o} \omega_{o}\left(e^{-t / \tau_{o}}-\cos \left(\omega_{o} t\right)\right)}} \tag{18}
\end{equation*}
$$

where $Z_{o}$ is defined as $Z_{o}=\sqrt{L / C_{s}}$.
Such transcendental equation must be solved numerically in order to find the required time $t=t_{o n}$ for the output current to reach an arbitrary $k_{r}$ factor of the average output current.

The theoretical turn-on and turn-off LED waveforms are displayed in Fig. 6, where the definitions of $k_{r}$ and $k_{f}$ can be visually described.

## III. VLC-oriented Design Example

In order to demonstrate the capabilities of the RSC Buck converter to be designed in the light of the VLC requirements, this section will discuss the step-by-step design process for a $10 W$ LED converter fed by a $48-V$ power source. Other significant data are highlighted in Table I.

## A. Data transmission and power requirements

The average value of the inductor current, presented in (19), can be calculated by means of its waveforms presented in previous section. This result can be used together with the definition of the average output power $P_{o}=V_{o} I_{o}$ to yield (20). This equation relates the equivalence between output power, switched capacitor's capacitance and switching frequency.

$$
\begin{gather*}
I_{L}=C_{s} f_{s} \frac{V_{i n}}{G}  \tag{19}\\
P_{o}=C_{s} f_{s} V_{i n}^{2} \tag{20}
\end{gather*}
$$

Once the output power is is predetermined by load and capacitance values must follow commercial availability, the frequency is used as the main design variable. Once a finite integer number of high-frequency pulses are allowed in data period, the transmission rate $f_{d}$ is a multiple of the switching frequency $f_{s}$. So as it can be seen, the process of choosing data transmission rate is tied to the load power and the design must be made somewhat iterative, rather than in closed form. This first part of the design process can be divided as follows.

1) Step 1 - VLC requirements: The relation between data frequency and converter switching frequency describes an integer value that represents the amount of high-frequency pulses fitting a single data period. This factor represents the inverse of the dimming resolution $\left(\Delta_{d i m}=f_{d} / f_{s}\right)$ achieved by the transmitter while still preserving DCM.

A dimming resolution of up to $20 \%$ was chosen, allowing data transmission at a rate of 5 times the switching frequency. With switching frequency reaching up to 500 kHz , a transmission rate of 100 kbps is expected. However, it is also possible to reduce dimming resolution with a data transmission rate trade-off, such that transmissions of 50 kpbs are possible for intermediate brightness levels intervals of $10 \%$.
2) Step 2 - Power corrections: In order to ensure data transmission at the LED's nominal power, a power correction is required for the converter design such that nominal LED conditions are achieved for minimum dimming. This corrections are shown in (21) assuming the LED's nominal power must be processed for the converter operating at $90 \$$ of its maximum power.

TABLE I
Source and load values.

| LED |  |  |
| :---: | :---: | :---: |
| Dynamic Resistance | $r_{d}$ | $6.16 \Omega$ |
| Threshold Voltage | $V_{t}$ | 17.24 V |
| Nominal Current | $I_{s}$ | 0.5 A |
| Output Power | $P_{o}$ | 10 W |
| Nominal Output Voltage | $V_{o}$ nom | 20.32 V |
| Input Voltage | $V_{i n}$ | 48 V |

$$
\begin{cases}I_{o}=\frac{0.5 \mathrm{~A}}{0.9} & \rightarrow I_{o}=0.556 \mathrm{~A}  \tag{21}\\ V_{o}=V_{t}+r_{d} I_{o} & \rightarrow V_{o}=20.662 \mathrm{~V} \\ P_{\max }=I_{o} V_{o} & \rightarrow P_{\max }=11.476 \mathrm{~W} \\ G=\frac{V_{o}}{V_{i n}} & \rightarrow G=0.43\end{cases}
$$

3) Step 3-Capacitor selection: With switching frequency set as $f_{s}=500 \mathrm{kHz}$ and output power set at $P_{\max }=$ 11.476 W , (20) can be used in order to find the required capacitance of the switched capacitor $C_{s}$ through (22).

$$
\begin{equation*}
C_{s}=\frac{P_{\max }}{f_{s} V_{i n}^{2}}=\frac{11.476 \mathrm{~W}}{500 k H z(48 \mathrm{~V})^{2}} \rightarrow C_{s}=9.964 n F \tag{22}
\end{equation*}
$$

An arrangement of three $3.3 n F$ parallel-connected capacitors is then chosen in order to properly divide circulating current and reduce possible heating of the switched capacitor. It must be remarked that when no commercial value of capacitance is found, switching frequency cannot be changed without altering the data rate transmission, and these three initial steps must be simultaneously fine-tuned. Having found a relatively acceptable capacitance value through commercial capacitor arrangements, the design can be proceeded.
4) Step 4 - Output Capacitor: The selection of the output capacitor will directly affect the fall time of the VPPM modulation, which should be observed according to (15). The worst-case scenario occurs while sending the two subsequent $1^{\prime} s$ during minimum dimming, where a larger fall time of the first bit could cause the erroneous detection of the second bit as a zero. During minimum dimming, a delay of one switching period is expected between the ending of stage 6 of the first bit and the beginning of stage 1 for the second. Therefore, it is reasonable to expect a detector that samples around the data period edge at a distance of half a switching cycle, which would be an appropriate delay time for the converter to turn off. With that assumption, the output capacitor can be chosen by selecting the capacitance value that causes the current to reach a factor $k_{f}$ of its nominal value at the required time. This capacitance is described as

$$
\begin{equation*}
C_{o}=\frac{1}{2 f_{s} r_{d}} \frac{-1}{\ln \left(k_{f}\right)} \tag{23}
\end{equation*}
$$

However, the output capacitance will also directly affect the output voltage and current ripple, such that blindly selecting a capacitor for a given fall time without considering these effects can be detrimental to the LED's photometrical performance. In order to calculate the output voltage ripple it is required an integration of the output capacitor current waveform in order to estimate charge accumulation at the output capacitor according to (24).

$$
\begin{equation*}
Q_{o}=\int_{\alpha_{1}}^{t_{1}}\left[i_{L \text { stage } 1}(t)-I_{L}\right] d t+\int_{t_{1}}^{\alpha_{2}}\left[i_{L \text { stage } 2}(t)-I_{L}\right] d t \tag{24}
\end{equation*}
$$

Where $\alpha_{1}$ and $\alpha_{2}$ are the crossing points where the output capacitor current waveform touches zero, given by (25).

$$
\left\{\begin{array}{l}
\alpha_{1}=\frac{1}{\omega_{o}} \operatorname{asin}\left[\frac{f_{s}}{\omega_{o}} \frac{1}{G(G-1)}\right]  \tag{25}\\
\alpha_{2}=\frac{1}{\omega_{o}} \operatorname{acos}\left(\frac{G}{G-1}\right)-\frac{f_{s}}{\omega_{o}^{2} G}+\frac{\sqrt{1-2 G}}{\omega_{o} G}
\end{array}\right.
$$

As can be seen, a value for resonant frequency $\omega_{o}$ is required for these calculations, which can't be determined once the inductor was not selected at that point. However, it will be desired to select an inductance value such that the converter operates near the DCM limits in order to reduce the maximum current peak value. Therefore, a fair estimation is to use the limit resonant frequency value given in (11).

Once the output capacitor charge has been calculated, the LED current ripple can be given by (26).

$$
\begin{equation*}
\Delta I_{o}=\frac{Q_{o}}{r_{d} C_{o}} \tag{26}
\end{equation*}
$$

The relation between output capacitor, current ripple and fall-time are graphically shown in Fig. 7. The time delay is calculated considering the time that the voltage reaches $k_{f}=0.1$ times its nominal value. As can be seen, smaller values of capacitance lead to shorter fall times, at the cost of increased current ripple. Using the parameter of $t_{\text {fall }}$ as half the switching period and choosing the next commercially available caacitor ( $\left.C_{o}=68 n F\right)$ lead to a current ripple of $\Delta I_{o}=361 \mathrm{~mA}$ with a fall time of $t_{\text {fall }}=964 \mathrm{~ns}$.

It is important to remember that although output current ripple seems excessive (around $65 \%$ of the nominal current), the light modulation standard for this order of frequency is rather broad [14]. For instance, a light modulation of $100 \%$ is allowed by around 1.2 kHz , enabling the PBT modulations with embedded dimming for higher frequencies. For instance, in this example VPPM is achieved at $f_{d}=100 \mathrm{kHz}$ and $f_{d}=$ 50 kHz , far above the limit. Around the switching frequency of $f_{s}=500 \mathrm{kHz}$, not only the limit would be higher, but also the light modulation is smaller, meaning that for the output capacitor itself, a design focused on response time is adequate.
5) Step 5 - Inductor: The inductance selection must be trifold: it must consider the inductor effect on the rising time, on the inductor current ripple and must be limited to a maximum value in order to assure DCM operation.

Once again, these relations can be displayed graphically. In order to describe the effect of the inductance at the rising time,
the calculation provided in (18) must be solved numerically for $t_{\text {rise }}$ such that $i_{o}\left(t_{\text {rise }}\right)=k_{r} I_{o}$. This relation shows that the rising time is affected by every single reactive element in the circuit. However, once both capacitors are more closely related to different variables, it is desired to considered them constants, while inductance value can be chosen in order to tune rise time.

In the meantime, the relation between inductance and peak inductor current can be found at time instant $t$ where current value in (3) reaches maximum value. This calculation can be described by

$$
\begin{equation*}
\Delta I_{L}=\frac{\sqrt{L C_{s}}}{L_{s}}\left(V_{i n}-V_{t}\right) \tag{27}
\end{equation*}
$$

Finally, the maximum limit of inductance is described according to the definition of $\omega_{0}$ and (11), resulting in

$$
\begin{equation*}
L_{\max }=\frac{1}{\omega_{0}^{2} C_{s}} \rightarrow L_{\max }=9.31 \mu \mathrm{H} \tag{28}
\end{equation*}
$$

The comparison between the three relations are displayed in Fig. 8, where the rise time is calculated as the delay it takes the current to reach $k_{r}=0.9$ times the nominal current. As can be seen, the calculation of rise time fails for smaller ranges, but is still valid for a significant range. Nevertheless, it can be seen that just by the DCM limitation, the choice of the inductor already produces rise time significantly smaller than fall times and should not produce any sampling problem even in worst case scenario. Finally, the inductor of choice is $L=8.2 \mu \mathrm{H}$, the next commercially available inductor smaller than the DCM limit (28). The rise time expected is $t_{\text {rise }}=$ 484 ns whereas the inductor peak current is $\Delta I_{L}=0.968 \mathrm{~A}$.

## IV. EXperimental Results

In order to evaluate experimentally the operation of the converter, a prototype was built. This section describes the experiment set up and results. The results of the design process are summarized in Table II, detailing the passive and components used.

## A. Transmitter

The transmitter is composed by the RSC buck converter and an optical isolator that decouples the high-power circuit to the


Fig. 8. Inductor influence in $t_{\text {rise }}$ and $\Delta I_{L}$.

TABLE II
Simulation values of RSC Buck converter.

| Source and Load |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage | $V_{i n}$ | 48 V |  |  |  |
| Output Voltage | $V_{o}$ | 20.662 nF |  |  |  |
| Output Current | $I_{s}$ | 0.552 A |  |  |  |
| Output Power | $P_{o}$ | 11.405 W |  |  |  |
| Converter Design |  |  |  |  |  |
| Switched Capacitance | $C_{s}$ | $3 \cdot 3.3 \mathrm{nF}$ |  |  |  |
| Inductance | $L$ | $8.2 \mu H$ |  |  |  |
| Output Capacitance | $C_{o}$ | 68 nF |  |  |  |
| Switching Frequency |  |  |  | $f_{s}$ | 500.000 kHz |
| Active Switch (GaN-FET) | $S_{1} ; s_{2}$ | $L M G 5200$ |  |  |  |
| Diodes (Schottky) | $D_{1} ; D_{2}$ | $P M E G 6010$ |  |  |  |
| Delay times |  |  |  |  |  |
| Rise Time | $t_{r}$ | $484.322 n s$ |  |  |  |
| Fall Time | $t_{f}$ | 964.507 ns |  |  |  |
| Current Variations |  |  |  |  |  |
| Inductor Peak Current |  |  |  | $\Delta I_{L}$ |  |
| LED Current Ripple | $\Delta I_{l e d}$ | 0.968 A |  |  |  |



Fig. 9. VLC transmitter schematics based on RSC buck converter.
microcontroller. A TIVA C Series TM4C123G was used in order to synthesize the required PWM signals. The simplified schematics of the transmitter circuit is shown in Fig. 9. The prototypes are shown in Fig. IV-A. The transmitter circuit presents dimensions of $(23 \mathrm{~mm} \cdot 16 \mathrm{~mm} \cdot 19 \mathrm{~mm})$, and power density of $0.0014 \mathrm{~W} / \mathrm{ml}$.

## B. Receiver

The receiver is composed by a BPW34 photodiode and dual operational amplifier OPA2350 which implements a TIA and a regenerator. The TIA will convert the photocurrent into a voltage signal, adding an offset $V_{o f f}$ controlled by a potentiometer. This offset regulates the voltage signal in order to compensate for ambient light, allowing a positioning of the


Fig. 10. Transmitter prototype: passive board (top view), GaN-FET board (top view) and passive board (bottom view).


Fig. 11. VLC receiver schematics.


Fig. 12. Experiment setup.
analog output at an appropriate position for the regenerator (which is a non-inverting comparator with hysteresis). As a result, the VLC receiver presents an intermediate analog output, which is proportional to the received light and a final digital output that describes the received light in states of 'on' and 'off' depending on the instantaneous amplitude. The simplified schematics is shown in Fig. 11.

## C. Experimental Data

The experiment was set up with the luminaire at a distance of $1 m$ above the receiver. A picture of the set up can be seen in Fig. 12.

1) Components waveform: Figure 13 displays the main waveforms during steady state, where Fig. 13a highlights current at the inductor and voltage across the switched capacitor. Current and voltage at the active switch $S_{1}$ and at the diode $D_{1}$ are displayed in Fig. 13b and Fig. 13c respectively. Finally, Fig. 13d displays the output current during burst mode.
The inductor current and switched capacitor voltage waveforms displayed expected behavior albeit non-idealities of the semiconductors plays the minor role of stopping the inductor current to cap at 0 A instantly. The output waveform during burst mode highlights both turn-on and turn-off times as perceived by the light load. The converter takes around 500 ns to reach $90 \%$ of its nominal value, a time slightly higher than calculated possibly due to the parasitic load capacitance, and around 960 ns to turn-off to $10 \%$ of its nominal value.
2) Data Transfer: The data transfer at 100 kbps is then evaluated in Fig. 14 for the appropriate allowed light levels. A bit stream of [01010011] is sent repetitively. One can note that


Fig. 13. Voltage and current waveforms at (a) inductor and switched capacitor, (b) active switch, (c) diode and (d) output. Analog channels: CH1 - data, CH2 - Current, CH3 - Voltage, CH4 - Analog output of VLC receiver.
for all cases, the coded bit stream is available at the receiverside, showing that the proposed converter is able to transmit the desired data.

Both transmitter and receiver operate according to expected, with the system appropriately aligning the light pulse at the beginning of the data period for 0 bit and at the end of the data period for the 1 bit. Finally, the system under duty cycle variation is highlighted in Fig. 15.
3) Efficiency Analysis: In order to analyze the converter's efficiency, power measurements were performed for different light levels while switching frequency is kept constant at $f_{s}=$


Fig. 14. Data transmission of bit [01010011] at light levels of (a) $20 \%$, (b) $40 \%$, (c) $60 \%$ and (d) $80 \%$. Analog channels: CH A1 (5 V/div) - DATA, CH A3 ( $500 \mathrm{~mA} / \mathrm{div}$ ) - Output Current, CH A4 (10 V/div) - Analog output of VLC receiver. Digital channels: CH D1 - PWM at switch $S_{1}$, CH D2 = PWM at switch $S_{2}$, CH D3 $=$ Digital output at VLC receiver. Horizontal scale: $10 \mu s / d i v$.


Fig. 15. Data transmission of bit [01010011] at variating light level of $20 \%$ to $80 \%$. Analog channels: CH A1 (5 V/div) - DATA, CH A3 ( $500 \mathrm{~mA} / \mathrm{div}$ ) Output Current, CH A4 ( $10 \mathrm{~V} /$ div) - Analog output of VLC receiver. Digital channels: CH D1 - PWM at switch $S_{1}, \mathrm{CH}$ D2 $=$ PWM at switch $S_{2}, \mathrm{CH}$ D3 $=$ Digital output at VLC receiver. Horizontal scale: $20 \mu \mathrm{~s} / \mathrm{div}$.


Fig. 16. Efficiency analysis for given brightness levels (constant switching frequency $f_{s}$ ).
0.5 MHz . The results are presented in Fig. 16. On the other hand, efficiency can also be analyzed through the lenses of constant output power by performing variations in both light level and switching frequency, as shown in Fig. 17.

Converter losses are less significant for higher power as the converter reaches efficiencies of up to $85.73 \%$ for transmission rates of 100 kbps and up to 85.42 for transmission rates od 50 kbps . The efficiency levels found for the RSC buck converter match efficiency levels found in literature for the same power level. For instance, [15] uses a similar structure


Fig. 17. Efficiency analysis for given switching frequencies (constant output power $P_{o}$ ).


Fig. 18. Power loss breakdown for the main components of the RSC converter.
on a CMOS LED driver for up to $700 m A$, reaching $83.1 \%$ efficiency in nominal operation. In [16], a power delivery of 10 W can be achieved by a $2 \mathrm{~V}: 5 \mathrm{~A}$ setup or by a $8 \mathrm{~V}: 1.25 \mathrm{~A}$ setup, with respective efficiencies of around $85 \%$ and $80.0 \%$.

Furthermore, the relation between efficiency and switching frequency was shown to be almost constant at around $77.5 \%$ for lower frequencies, but once again surpassing the $80 \%$ mark for nominal switching frequency.

In order to investigate power loss, a power breakdown for the three major components can be performed by measuring both current and voltage at a finite and integer number of cycles for each component. Figure 18 displays the relative consumption of the GaN-FETs, diodes and inductor. The measurement was performed with burst mode disabled.

It can be noted that the inductor alone is the major losscausing element with a power loss, close to being equal to the two GaN-FETs combined, indicating necessity of further investigation on the employment of high-frequency cores. Additionally, corrections on the prototype PCB towards reducing current loops are required for a better switching characteristics of the GaN-FETs as well as fewer associated losses.

## V. Conclusion

This paper presented a resonant switched capacitor bucktype converter in which burst-mode was used to allow VPPM transmission in VLC applications. The increase of slew rate has becoming a requirement for emerging VLC systems as an alternative to the low efficiency VLC switch currently applied to traditional slow-response converters. The exclusion of the auxiliary switch, however, introduces load dynamics that must be considered in the converter design.

The high-frequency behavior of the converter was analyzed, comparing theoretical waveforms with simulated results. A design methodology was proposed for VLC-oriented converters considering output dynamics. Finally, a prototype was built capable of both data transmission and power processing of 10 W . The compact prototype, with dimensions of ( 23 mm . $16 \mathrm{~mm} \cdot 19 \mathrm{~mm}$ ), presented power density of $0.0014 \mathrm{~W} / \mathrm{ml}$.

Additionally, a VLC receptor was built in order to evaluate data recognition. The system has proven VLC applicability with appropriate burst operation as VPPM transmitter. The receptor was able to correctly recognize bits for several brightness levels.

Finally, a transmission rate of 100 kbps was achieved over a distance of 1 m with a overall efficiency of $85.4 \%$.

## References

[1] Cisco Systems, "Cisco visual networking index: Forecast and trends, 2017-2022," Feb 2019. [Online]. Available: https://www.cisco.com/c/en/us/solutions/collateral/service-provider/visual-networking-index-vni/white-paper-c11-741490.html
[2] H. Le Minh, D. O’Brien, G. Faulkner, L. Zeng, K. Lee, D. Jung, and Y. Oh, "High-speed visible light communications using multipleresonant equalization," IEEE Photonics Technology Letters, vol. 20, no. 14, pp. 1243-1245, July 2008.
[3] H. Le Minh, D. O’Brien, G. Faulkner, L. Zeng, K. Lee, D. Jung, Y. Oh, and E. T. Won, " $100-\mathrm{mb} / \mathrm{s} \mathrm{nrz}$ visible light communications using a postequalized white led," IEEE Photonics Technology Letters, vol. 21, no. 15, pp. 1063-1065, Aug 2009.
[4] J. Rodríguez, D. G. Lamar, D. G. Aller, P. F. Miaja, and J. Sebastián, "Efficient visible light communication transmitters based on switchingmode dc-dc converters," Sensors, vol. 18, no. 4, 2018. [Online]. Available: https://www.mdpi.com/1424-8220/18/4/1127
[5] J. Rodriguez, D. G. Lamar, D. G. Aller, P. F. Miaja, and J. Sebastian, "Reproducing multi-carrier modulation schemes for visible light communication with the ripple modulation technique," IEEE Transactions on Industrial Electronics, pp. 1-1, 2019.
[6] J. Sebastián, D. G. Lamar, D. G. Aller, J. Rodríguez, and P. F. Miaja, "On the role of power electronics in visible light communication," IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 6, no. 3, pp. 1210-1223, Sep. 2018.
[7] J. Rodríguez, D. G. Lamar, D. G. Aller, P. F. Miaja, and J. Sebastián, "Power-efficient vlc transmitter able to reproduce multi-carrier modulation schemes by using the output voltage ripple of the hb-led driver," in 2018 IEEE 19th Workshop on Control and Modeling for Power Electronics (COMPEL), June 2018, pp. 1-8.
[8] "Ieee standard for local and metropolitan area networks-part 15.7: Short-range optical wireless communications," IEEE Std 802.15.7-2018 (Revision of IEEE Std 802.15.7-2011), pp. 1-407, April 2019.
[9] M. L. G. Salmento, R. Brier, J. Amaral, L. Diniz, V. M. de Albuquerque, G. M. Soares, and H. A. C. Braga, "Application of a flyback converter and variable pulse position modulation for visible light communication," in 2017 Brazilian Power Electronics Conference (COBEP), Nov 2017, pp. 1-5.
[10] R. M. S. Brier, M. L. G. Salmento, P. L. Tavares, G. M. Soares, and H. A. C. Braga, "A design methodology for a simple and efficient dimmable ac-dc flyback converter with visible light communication support," in 2018 13th IEEE International Conference on Industry Applications (INDUSCON), Nov 2018, pp. 614-621.
[11] K. Modepalli and L. Parsa, "Lighting up with a dual-purpose driver: A viable option for a light-emitting diode driver for visible light communication," IEEE Industry Applications Magazine, vol. 23, no. 2, pp. 51-61, March 2017.
[12] S. Zhao, J. Xu, and O. Trescases, "Burst-mode resonant llc converter for an led luminaire with integrated visible light communication for smart buildings," IEEE Transactions on Power Electronics, vol. 29, no. 8, pp. 4392-4402, Aug 2014.
[13] V. Yousefzadeh, E. Alarcon, and D. Maksimovic, "Three-level buck converter for envelope tracking applications," IEEE Transactions on Power Electronics, vol. 21, no. 2, pp. 549-552, March 2006.
[14] "Ieee recommended practices for modulating current in high-brightness leds for mitigating health risks to viewers," IEEE Std 1789-2015, pp. 1-80, June 2015.
[15] J. C. Castellanos, M. Turhan, M. A. M. Hendrix, A. van Roermund, and E. Cantatore, "A 92.2 switched-capacitor led driver in $0.18 \mu \mathrm{~m}$ cmos," in ESSCIRC 2017-43rd IEEE European Solid State Circuits Conference, Sep. 2017, pp. 344-347.
[16] J. S. Rentmeister and J. T. Stauth, "A 48v:2v flying capacitor multilevel converter using current-limit control for flying capacitor balance," in 2017 IEEE Applied Power Electronics Conference and Exposition (APEC), March 2017, pp. 367-372.


[^0]:    V. M. de Albuquerque, G. M. Soares and P. S. Almeida are with the Department of Electric Circuits, Federal University of Juiz de Fora, Juiz de Fora, 36036-330, Brazil, (e-mail: vinicius.albuquerque @engenharia.ufjf.br; guilherme.marcio@ufjf.edu.br; pedro.almeida@ufjf.edu.br)
    J. M. Alonso is with the Department of Electrical Engineering, University of Oviedo, Oviedo 33003, Spain (e-mail: marcos@ieee.org).

