# Active input current shaper without electrolytic capacitor for retrofit lamps applications

Diego G. Lamar, Member, IEEE, Manuel Arias, Member, IEEE, IEEE, Arturo Fernandez, Senior Member, IEEE, Jose A. Villarejo, Member, IEEE, and Javier Sebastian, Senior Member.

Abstract -- The evolution of solid-state lighting technology has transformed traditional solutions in lighting. High-Brightness Light-Emitting Diodes (HB-LEDs) have become very attractive light sources due to their excellent characteristics, namely high efficiency, a long lifetime and low maintenance. It is evident that HB-LED drivers must be durable and efficient in order to enjoy these advantages. Moreover, to replace incandescent bulbs, the ac-to-dc HB-LED driver must be simple and have low-size and comply with international regulations (i.e., injecting low frequency harmonics into the mains supply). With the last modifications regarding low power lighting equipment (i.e. < 25W), authors have traditionally focused their efforts on increasing efficiency by sacrificing sinusoidal input current, yet all their solutions obviate the suppression of the traditional electrolytic capacitor of ac-to-dc converters, highlighting that this is the price to pay for a simple and low-size solution. This paper, however, puts forward the design of a simple and low-size ac-todc HB-LED driver for retrofit lamps without an electrolytic capacitor in order to extend its lifetime. The solution proposed here derives from a well-known technique used in the past, the Active Input Current Shaper (AICS), but without an electrolytic capacitor in this case. If the electrolytic capacitor of an AICS is removed, then low frequency ripple arises at its intermediate dc bus, adding some distortion in the line input current over the proper natural one of an AICS. However, this addition is slight in comparison to the proper natural distortion of AICSs. Moreover, the low frequency ripple at the intermediate bus is not transferred to the output with the help of the rapid output dynamic response of AICS, which prevents flicker. The paper presents a theoretical analysis that guarantees a compromise between compliance with international regulations and the use of capacitor technologies other than the electrolytic design. Finally, a 24 W experimental prototype has been built and tested to validate the theoretical results presented in this paper.

Manuscript received December X, 20XX. Accepted for publication XXXX X, 20XX. This work was supported by the Spanish Ministry of Education and Science under Project MINECO-13-DPI2013-47176- C2-2-R, by Government of the Principality of Asturias under the Project FC-15-GRUPIN14-143 and by European Regional Development Fund (ERDF) grants.

Copyright © 2009 IEEE. Personal use of this material is permitted. However, permission to use this material for any other purposes must be obtained from the IEEE by sending a request to pubs-permissions@ieee.org.

Diego G. Lamar, Manuel Arias, and Javier Sebastian are with the Grupo de Sistemas Electrónicos de Alimentación (SEA), Universidad de Oviedo, 33204 Gijón, Spain (e-mail: gonzalezdiego@uniovi.es; ariasmanuel@uniovi.es; sebas@uniovi.es).

Arturo Fernandez is with European Space Agency, Noordwijk 22201 AZ Netherlands (e-mail: Arturo.Fernandez@esa.int).

Jose A. Villarejo is with University of Cartagena (e-mail: jose.villarejo@upct.es)

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org: *Index Terms*— Ac-to-dc power conversion, harmonic distortion, LEDs, lighting, power factor, switched mode power supplies.

# I. INTRODUCTION

High-Brightness Light-Emitting Diodes (HB-LEDs) are now recognized as a rapidly emerging technology, considered the true alternative to many mature technologies (i.e., incandescent bulbs, compact fluorescent lamps, etc.) due to their high efficiency, low maintenance and durability. To enjoy these advantages, however, HB-LED drivers must be both durable and efficient.

As HB-LEDs are diodes, the default method for driving them is to control the dc forward current through this semiconductor device. If the primary energy source is the ac line, then some type of ac-to-dc converter must be placed between the line and HB-LEDs. Furthermore, the low-frequency harmonic content of the line current must comply with specific standards (IEC 61000-3-2 [3-6] and the ENERGY STAR® program [7]). Traditionally, as these regulations establish a very strict harmonic content for lighting (e.g. IEC 61000-3-2, Class C), only sinusoidal line waveforms are able to comply with these standards. Therefore, the only practical method to comply with these regulations is to use active high Power Factor (PF) converters. These converters, known as Power Factor Correctors (PFCs), constitute expensive, complex solutions. Two year ago, there was a modification for lighting equipment with power levels lower than 25 W. At this point compliance with the IEC 61000-3-2 standard becomes more relaxed due to the fact that now low-power luminaries (i.e. < 25W) must comply with it but applying limits of Class D and not Class C [6]. Hence, new solutions can arise.

A possible application for replacing incandescent bulbs lamps is to use two strings of around 10 x 1 W HB-LEDs in parallel connected to the output of an ac-to-dc driver to produce the same luminance flux as that produced by a 100 W incandescent bulb. These configurations supply output voltages of around 20 V and power levels below 24 W. The most widespread solution is to use a flyback converter operating in Discontinuous Conduction Mode (DCM) with switching frequencies below 100 kHz in order to obtain efficiencies of around 82 %. With the last modifications regarding low power lighting equipment (i.e < 25 W), authors have traditionally focused their efforts on increasing the efficiency by distorting the line input current of the ac-to-dc driver despite the increase in its cost and complexity. Some examples are solutions based on an asymmetrical half bridge flyback converter



Fig. 1. a) AICS solution. b) Equivalent circuit of an AICS.

[8], two stage resonant buck converter [9] or tapped-inductor buck converter [10-11]. However, all these proposals exhibit a major drawback: the use of an electrolytic capacitor to reduce the low frequency ripple of the output current reducing the lifetime of the equipment.

This paper presents a simple and low-size ac-to-dc HB-LED driver based on a well-known concept, namely the Active Input Current Shaper (AICS). The proposal of this solution arises from the latest modifications of the regulations for low power lighting equipment (i.e., IEC 61000-3-2:2014 [6], Class D for < 25W), which are now more relaxed than previous standards (i.e., IEC 61000-3-2:2010 [5], Class C for < 25W), no longer requiring a sinusoidal input current. AICS are topologies that recycles some amount of power from the output to the input of the converter in order to shape the line input current. Thus, they presents a natural distortion of the line input current which depends on the amount of power recycled (the larger value of power recycled the more sinusoidal input current and the lower efficiency). To carry out this natural operation of AICS, an electrolytic capacitor is needed to stabilize its intermediate bus. AICS. If the electrolytic capacitor is replaced by another technology that leads to a decrease in its capacity, then some low frequency ripple arises in the intermediate bus, thus adding some distortion over the proper natural one of line input current of AICS. However, this added distortion is slight in comparison to the natural one of AICS. Moreover, due to the help of its rapid dynamic response, the low frequency ripple is not fully transferred to the output from the intermediate bus. As a result, an ac-to-dc HB-LED driver for retrofit lamps applications without an electrolytic capacitor (i.e. with extended lifetime) and no flicker is achieved which complies with regulations.

With this goal in mind, the present paper is organized as follows. Section II reviews the basic concepts of AICS applied to the flyback family of converters. In Section III, the experimental results of a 24 W AICS prototype without low frequency ripple in the intermediate verifies the conclusions of the review in Section II. Moreover, in Section III, the electrolytic capacitor is removed from the AICS prototype, allowing low frequency ripple in the intermediate bus. As a result, the distortion of the line input current due to the low frequency ripple in the intermediate bus is negligible compared to the distortion naturally generated by the operating of the AICS. Section IV presents a static analysis of the AICS with low frequency ripple in the intermediate bus, including the modelling of input current distortion and its analysis in order to verify the conclusions drawn from the experimental results. Finally, Section V concludes the paper.

### II. A REVIEW OF ACTIVE INPUT CURRENT SHAPERS (AICS).

# A. Basic concepts of AICS

The concept of the AICS is very well known in the design of ac-to-dc Switching Mode Power Supplies (SMPS), [14-18]. This solution is based on conventional dc-to-dc converters, with a slight modification: an additional output, obtained from the converter transformer (Fig. 1a), is connected between the diode bridge and the bulk capacitor (CB).

This output, called "delayed output" in [12], was proposed in the context of two fully regulated outputs in dc-to-dc converters [13]. Although it seems similar to a conventional forward output, an extra inductor (L<sub>D</sub>) is placed between one terminal on the secondary side transformer and the diode  $D_1$  (Fig. 1a). With this extra inductor and with L working in Continuous Conduction Mode (CCM, i.e., L>> L<sub>D</sub>) or working in Discontinuous Conduction Mode with moderated decreases of L (DCM, i.e., L> 2L<sub>D</sub>), the Thévenin equivalent circuit of the "delayed output" becomes a voltage source (Vs, see Fig. 1b) with a loss-free resistor in series (R<sub>LF</sub>, see Fig. 1b). This "delayed output" recycles a certain amount of energy, redirecting it to the input in order to shape the line input current. The larger value of power recycled, the more sinusoidal input current and the lower efficiency, but by suitably choosing the values of these two elements (i.e., Vs and RL), the AICS can achieve both high efficiency and a limited lowfrequency harmonic content of the input current.

The current in a half cycle of input voltage can be easily deduced from the behavior of the AICS. The input rectifier starts to conduct when the input voltage (i.e.,  $v_g(t)=V_{gp}\cdot|sin(\omega_L t)|$ ) reaches (V<sub>S</sub>-V<sub>C</sub>). Thus, the expression of the rectified input

current can be written as:

$$i_{gdc}(t) = \frac{V_{gp} \cdot |\sin(\omega_L t)| - V_C + V_S}{R_{LF}},\tag{1}$$

where  $V_C$  is the voltage of the intermediate bus and  $\omega_L$  and  $V_{gp}$  are the angular frequency and the peak value of input voltage, respectively. Note that this expression is only valid for the interval  $[(\pi-\varphi_C)/2, (\pi+\varphi_C)/2]$ , where  $\varphi_C$  is the conduction angle (see Fig. 1). By equating (1) to zero, the expression for the conduction angle can be easily calculated:

$$\phi_c = 2\cos^{-1}\left(\frac{v_c - v_s}{v_{gp}}\right). \tag{2}$$

Therefore, the line input current is defined by (1) within the  $[(\pi-\phi_C)/2, (\pi+\phi_C)/2]$  interval and by zero outside of this positive semi-cycle interval of the line input voltage. Likewise,  $i_g(t)$  is similarly defined for the negative semi-cycle of the line input voltage (see Fig. 1). Note that the higher the  $\phi_C$ , the greater the amount of energy recycled to the input and therefore, the lower the efficiency.

From the expression of the input voltage, (1) and (2), the average input power will be:

$$P_g = \frac{1}{\pi} \int_{(\phi_C - \pi)/2}^{(\phi_C + \pi)/2} [i_{gdc}(t) \cdot V_{gp} \cdot |\sin(\omega_L t)|] dt = \frac{V_{gp}^2}{2\pi R_{LF}} (\phi_C - \sin(\phi_C)).$$
(3)

The rectified input current can be rewritten as a function of the average input power, conduction angle and peak value of the input voltage using (1), (2) and (3):

$$i_{gdc}(t) = \frac{2\pi P_g}{V_{gp}} \left( \frac{|\sin(\omega_L t)| - \cos(\frac{\varphi_C}{2})}{\phi_C - \sin(\phi_C)} \right). \tag{4}$$

Moreover, from (4), it is straightforward to obtain the minimum  $\phi_C$  value complying with international regulations for a given input voltage and input power (i.e., the minimum  $\phi_C$  which introduces higher efficiency). Table I shows these minimum values (i.e.,  $\phi_{Cmin}$ ), which are the same for both American and European mains supplies. Some of these values have been previously calculated in [15, 18]. As can be seen in Table I, the more restrictive the standard, the higher the value of  $\phi_{Cmin}$ . The input current of the AICS can now be represented. Figure 2 shows the normalized input current for several optimized designs that meet international regulations at nominal input voltage in addition to maximizing efficiency. All the designs in Fig. 2 were carried out following the optimized design procedure proposed in [15, 18].

TABLE I. MINIMUM VALUE OF  $\varphi_C$  complying with international regulations

|                                           | <b>\$</b> Cmin (°) |
|-------------------------------------------|--------------------|
| EN 61000-3-2 Class C regulations          | 140.49             |
| EN 61000-3-2 Class D regulations          | 63.12              |
| ENERGY STAR® for commercial applications  | 55.59              |
| ENERGY STAR® for residential applications | 103.87             |

*B.* Implementation of the voltage source and the LFR with the forward "delayed output"

The analysis of the forward "delayed output" presented in [12] allows the calculation of  $V_S$  and  $R_{LF}$ . Figure 3 shows the



Fig. 2. Normalized input current for different optimized designs at different peak values of v<sub>g</sub>(t): a) Class D European design. b) Class C European design. c) ENERGY STAR® American design for commercial applications. d) ENERGY STAR® American design for residential applications.



equivalent circuit of the "delayed output". As can be seen, it is a forward output, but with an additional inductor,  $L_D$ , in series with the rectifier diode,  $D_1$ . Due to the action of this inductor, there is a delay between the turn-off of  $D_2$  compared to the traditional forward output. In fact,  $D_2$  stops conducting later because  $L_D$  must be charged until  $i_L(t)$  (i.e., when  $i_{LD}(t)$  reaches



Fig. 4. Implementation of an AICS based on a flyback converter. a) Basic scheme. b) After moving L,  $L_D$ , D1 and D<sub>2</sub>. c) Using an extra tap instead of "delayed output". d) Using no extra tap (n<sub>1</sub>=n<sub>R</sub>).

 $i_L(t)$ ) via the action of the voltage reflected on the secondary side of the transformer of the forward "delayed output" (see Fig.3b).

From Fig. 3b, the delay time can be deduced by applying Faraday's law to the "delayed output":

$$t_d = \frac{i_L(t=t_d)}{\frac{n_R}{n_1}v_i(t)},\tag{5}$$

where  $v_i(t)n_R/n_1$  is the voltage reflected on the secondary side of the forward "delayed output",  $n_R/n_1$  being the turns ratio of



Fig. 5. Normalized voltage of the intermediate bus versus normalized power at different peak values of the input voltage for different optimized designs. a) Class D European design. b) Class C European design. c) ENERGY STAR® American design for commercial applications. d) ENERGY STAR® American design for residential applications.

the transformer. The effective duty ratio applied to the output LC filter can be deduced from Fig. 3b:

$$d' = d - t_d \cdot f_s. \tag{6}$$

where d is the duty cycle and  $f_S=1/T_S$  is the switching frequency,  $T_S$  being the switching period.

Assuming that there is no ripple through inductor L (for the sake of simplicity) because the forward "delayed output" operates in CCM (i.e.,  $L >> L_D$ ), the output voltage of the "delayed output" is:

$$V_{do} = \frac{n_R}{n_1} \cdot V_{ip} \cdot d - L_D \cdot f_s \cdot I_{od}, \tag{6}$$

where  $V_{ip}$  is the peak value of  $v_i(t)$  and  $I_{od}$  is the output current of the "delayed output". From Fig. 1, it can be deduced that the forward "delayed output" becomes a real source voltage. Equation (6) can thus be rewritten as follows:

$$V_{do} = V_S - R_{LF} \cdot I_{od}, \tag{7}$$

where:

$$V_S = \frac{n_R}{n_1} \cdot V_{ip} \cdot d, \tag{8}$$

$$R_{LF} = L_D \cdot f_s. \tag{9}$$

Note that no energy is dissipated in the  $R_{LF}$  if all the components are ideal. Finally, it should be stressed that the  $L_D$  energy is transferred to the primary side of the transformer; in this case, to the equivalent voltage source,  $v_i(t)$ .

#### C. Using a flyback converter to design the AICS

Figure 4 shows the implementation of an AICS in a flyback converter (it will be the same in any other member of the flyback family of dc-to-dc converters: SEPIC, Cuk and Zeta). First, Fig. 4a defines the basic implementation. Second, two modifications of this implementation are shown in Fig. 4b and Fig. 4c, where the transformer becomes an autotransformer. Fig. 4d shows a particularization of the solution shown in Fig. 4c. This is a straightforward implementation of AICS by using a flyback converter, ideal for simple and low-size solutions. The price to pay is the loss of a degree of freedom in the design, as the autotransformer disappears (i.e.,  $n_R=n_1$ ). Finally, this implementation only introduces two extra inductors and two extra diodes with respect to the traditional flyback topology.

By using a flyback topology to implement the AICS, the input voltage of the dc-to-dc converter becomes  $V_C$ . Taking into account CCM operation, the following equation can be written:

$$V_O = \frac{n_2}{n_1} \cdot V_C \cdot \frac{d}{1-d} \quad , \tag{10}$$

where  $n_2$  is the number of turns of the secondary side of the transformer. Moreover, Equation (8) becomes:

$$V_S = \frac{n_R}{n_1} \cdot V_C \cdot d. \tag{11}$$

As (11) shows, V<sub>S</sub> depend on V<sub>C</sub>, the duty cycle and the turn ratio of the "delayed output". In fact, suitably choosing  $n_R/n_1$ allows us to set V<sub>S</sub> freely. Moreover, V<sub>C</sub> and V<sub>S</sub> are related by the fact that the output voltage of the AICS must be kept constant by the action of the feedback loop. A new equation must now be deduced using (2), (10) and (11):

$$V_C - \frac{n_R}{n_1} \cdot V_C \cdot \frac{V_O}{\frac{n_2}{n_1} \cdot V_C + V_O} = V_{gp} \cdot \cos\left(\frac{\phi_C}{2}\right).$$
(12)

From (3) and (12), the evolution of  $V_C$  as a function of the design parameters (i.e., the conduction angle for nominal conditions and full load,  $\phi_{Cnom}$ , and the duty cycle for minimum peak value of the input voltage,  $d_{max}$ ) can be calculated.  $V_C$ may be represented versus input power for different Vgp values. Figure 5 shows the voltage on the intermediate bus for different optimized designs following the design procedure in [16, 18] (the same as the designs in Fig. 2). The optimized design procedures in [16, 18] focused on minimizing the value of V<sub>C</sub> and the amount of recycled energy, maintaining compliance with international regulations at nominal input voltage and full load. By suitably choosing  $n_R/n_1$ , the voltage drop across the series connection of V<sub>S</sub> and R<sub>LF</sub> could be zero at the minimum input voltage, Vgpmin, and full load, Pgmax. Under these conditions,  $V_C$  (i.e.,  $V_{Cmin}$ ) becomes equal to V<sub>gpmin</sub>. Although V<sub>C</sub> is minimized, it is not kept constant for different operating conditions (i.e., Pg and Vgp variations), at least if the flyback converter is operating at constant switching frequency, as can be seen in Fig. 5. This is the price to pay for the simplicity of this solution compared to a two-stage solution, in which the voltage across the intermediate bus is controlled, making no suitable regular AICS for wide input voltage range applications. Finally, it should be noted that, in the structure shown in Fig. 4d,  $V_C$  pre-limiting cannot be achieved due to the fact that  $n_R/n_1$  is set *a priori*.

# III. EXPERIMENTAL RESULTS: INCREASING LOW FREQUENCY VOLTAGE RIPPLE OF THE **AICS** IN THE INTERMEDIATE BUS TO ELIMINATE THE ELECTROLYTIC CAPACITOR

A prototype of the proposed ac-to-dc HB-LED driver based on an AICS (Fig. 6a) was designed to comply broadly with relaxed regulations (i.e., IEC 61000-3-2, Class D and ENERGY STAR® program requirements for commercial applications), subsequently built and tested. A design was carried out in line with [16, 18] for the following specifications:  $\phi_{Cnom}=70^{\circ}$ ,  $P_{gmax}=24$  W,  $V_{O}=19$  V,  $f_{S}=110$  kHz (to provide a tradeoff between switching power losses and the size of the prototype), American design (i.e.,  $90\sqrt{2} < V_{gp} < 130\sqrt{2}$ and 60 Hz), CCM operation of the "delayed output" (i.e., L=1,8 mH) and d<sub>max</sub>=0.6. The circuit was designed according to the scheme shown in Fig. 6a, where  $R_{LF} = 43.45$  (i.e., L<sub>D</sub>=0.39 mH), n<sub>S</sub>=n<sub>1</sub>. The choice of the turns ratio of the transformer  $(n_2/n_1=0.1)$  is made according to a trade-off between current and voltage stress in both the power transistor and diode, providing a duty cycle range at full load from 0.35 to 0.45. The prototype was controlled using a commercial IC, as shown in Fig. 6b (UC2825 manufactured by Texas Instruments). Finally, the converter output was connected to a matrix of two strings of 6 HB-LEDs in parallel using a 1-ohm resistor per string to equalize currents. Table II summarizes all the main components. TABLE II COMPONENTS OF THE EXPERIMENTAL PROTOTYPE

| TADLE II. | COMPONENTS OF | THE EAFENIMENTAL | FROIDITFE |
|-----------|---------------|------------------|-----------|
|           |               |                  |           |
|           |               |                  |           |

| Fig. 6b and c reference           | Value                |
|-----------------------------------|----------------------|
| <b>D</b> 1                        | BYP08P140            |
| $\mathbf{D}_2$                    | HFADBTB              |
| DB                                | 3KBP04M              |
| DR                                | 8TQ100               |
| D <sub>Sn</sub>                   | MUR4100              |
| DLED                              | LXK2PW14T00 (Luxeon) |
| <b>Q</b> 1                        | NDF10N60ZH           |
| Q <sub>2</sub> and Q <sub>3</sub> | BD140 and BD139      |
| U1                                | UC3825               |
| $U_2$                             | MCT2                 |

# *A.* AICS without low frequency ripple in the intermediate bus ( $C_B$ =55.8 $\mu$ F)

The prototype was tested until both its temperature and that of the HB-LEDs stabilized at the aforementioned specifications. The final operating temperature was reached after 45 min of operation. Figure 7a, b and c shows the line input current, voltage in the intermediate bus, input voltage and output voltage of the AICS and Fig.7d the drain to source voltage of Q<sub>1</sub> MOSFET. As expected, the experimental results of i<sub>g</sub>(t) match theoretical values. Furthermore, the voltage of the intermediate bus is between 150 v and 200 V (depending on V<sub>gp</sub>), as expected. In this implementation, V<sub>C</sub> cannot be pre-





Fig. 6. Experimental prototype based on a flyback converter. a) Picture. b) Schematic of power stage. b) Schematic of the control stage.).

limited (i.e.,  $n_1=n_R$ ). However, this is the price to pay for using an implementation as simple as the one proposed here.

# B. AICS with low frequency ripple in the intermediate bus $(C_B=8.8 \ \mu F)$

In this second test, the electrolytic capacitor of the intermediate bus ( $C_B=47 \mu F$ ) has been removed and only the ceramic capacitor remains ( $C_B=4 \times 2.2 \mu F$ ). As a result, some low frequency ripple arises at the voltage of the intermediate bus (see  $v_c(t)$  in Fig. 8), adding some distortion over the proper natural one of the AICS line input current (i.e. the input current is now not sinusoidal during the conduction angle and  $\phi_C$  is neither centered around nor equidistant from  $\omega_L t = \pi/2$ ). This added distortion seems slight in comparison to the proper natural distortion of AICS (see ig(t) in Fig. 8a, b and c). Also, Fig.8d shows the drain to source voltage of Q1 MOSFET. Moreover, this slight increase in input current distortion can be explicitly checked in comparison to the first test in Fig. 9, where the experimental harmonic content of  $i_g(t)$  is shown both for with and without an electrolytic capacitor. The experimental results corroborate the previous conclusion: the



Fig. 7. Line input current ( $i_g(t)$ ), voltage of the intermediate bus (V<sub>c</sub>), line input voltage ( $v_g(t)$ ) and output voltage (V<sub>o</sub>) of the AICS without low frequency ripple in the intermediate bus: a) V<sub>gp</sub>=90 V<sub>ms</sub>. a) V<sub>gp</sub>=110 V<sub>ms</sub>. a) V<sub>gp</sub>=130 V<sub>ms</sub>. d) Drain to source voltage of MOSFET Q<sub>1</sub> (V<sub>DS01</sub>).





Fig. 8. Line input current (ig(t)), voltage of the intermediate bus (V<sub>c</sub>), line input voltage (v<sub>g</sub>(t)) and output voltage (V<sub>O</sub>) of the AICS with low frequency ripple in the intermediate bus: a)  $V_{gp}$ =90 V<sub>ms</sub>. a)  $V_{gp}$ =110 V<sub>ms</sub>. a)  $V_{gp}$ =130 V<sub>ms</sub>. d) Drain to source voltage of MOSFET Q<sub>1</sub> (V<sub>DSQ1</sub>).

added distortion by eliminating the electrolytic capacitor is negligible in comparison to the proper natural one. As a consequence of this, compliance with the IEC 61000-3-2 Class D international standard is likewise achieved. Table III also shows compliance with ENERGY STAR® program requirements for commercial applications and the slight increase in THD and slight decrease in PF.

Now the question is how the low frequency ripple of the intermediate bus is reflected at the output of the AICS. The answer is shown in Fig. 10. As can be seen, the low frequency ripple of the output voltage ( $V_0$ ) and output current ( $I_0$ ) is very low because of the contribution of the rapid output voltage feedback loop (Fig. 6b), which has been designed to eliminate flicker.

TABLE III. PF AND THD IN BOTH TESTS

| TEST                                                                        | Vgp (Vrms) | PF    | THD(%) |
|-----------------------------------------------------------------------------|------------|-------|--------|
| AICS without low                                                            | 90         | 0.905 | 50.10  |
| the intermediate<br>bus (CB=55.8 μF)                                        | 110        | 0.854 | 64.83  |
|                                                                             | 130        | 0.83  | 66.71  |
| AICS with low<br>frequency ripple in<br>the intermediate<br>bus (CB=8.8 uF) | 90         | 0.849 | 47.63  |
|                                                                             | 110        | 0.812 | 57.49  |
|                                                                             | 130        | 0.789 | 67.04  |



Fig. 9. Experimental harmonic content with (a) and without (b) an electrolytic capacitor for different line input voltage.



Fig. 10. Line input current ( $i_g(t)$ ), input line voltage ( $v_g(t)$ ), output voltage ( $V_O$ ) and output current ( $I_o$ ) of the AICS with low frequency ripple in the intermediate bus.

In order to validate the absence of flicker, the considerations in [19] have been followed. To limit the biological effects and detection of flicker in general illumination, Modulation (%) should be kept within the shaded region defined by [19]. Modulation (%) must be calculated assuming perfect ac power line conditions, being:

$$Modulation (\%)_{c} = 100 \cdot \frac{(L_{max} - L_{min})}{(L_{max} + L_{min})}, \qquad (13)$$

where  $L_{max}$  and  $L_{min}$  correspond to the maximum and minimum luminance of each harmonic of the ac component of the output current, respectively. In this test, proportionality between luminance and the ac component of the output current has been assumed. The results of this analysis are shown in Fig. 11. As can be seen, all the ac harmonic content falls within the shaded region, and therefore, the absence of flicker is achieved.

Finally, the efficiency measured in both prototypes is the same, i.e., 83.2 % at nominal input voltage. Figure 12 shows the efficiency versus the line input voltage. This efficiency is lower than other proposed topologies for replacing incandescent bulb lamps [8-11], but expected in AISC based on flyback. Traditionally, the efficiency of AISC is relatively low, due to the fact that some amount of power is processed twice by the AICS in order to shape the line input current. However, the operation of AICS allows the elimination of the electrolytic capacitor without flicker at the output current, which is the objective of this paper. Therefore, it could be said that the relatively low efficiency is the price to pay for replacing the electrolytic capacitor with a non-electrolytic one with lower capacitance (i.e. with extended lifetime) without flicker at its output.

# IV. ANALYSIS OF THE AICS WITH LOW FREQUENCY VOLTAGE RIPPLE IN THE INTERMEDIATE BUS

At this point, it is obvious that a theoretical analysis of the AICS solution with low frequency ripple in the intermediate bus is required. This analysis should focus on the distortion of the line input current in order to validate the experimental results presented in the second test of the previous section.



Fig. 11. Modulation (%) of the output current of the proposed design in the recommended operating area defined in [18].



Fig. 12. Efficiency of the experimental prototype for different line input voltages.

If some ripple arises in the intermediate bus of the AICS due to the substitution of the electrolytic capacitor by another technology, the constant voltage,  $V_C$ , becomes  $v_C(t)$ :

 $v_C(t) = V_{Cdc} - V_{Cac} \sin(2\omega_L t) = V_{Cdc}(1 - k \sin(2\omega_L t)),$ dc and V<sub>Cac</sub> are respectively the dc component and ac component of the voltage across the intermediate bus, and k is the value of the relative ripple of v<sub>C</sub>(t). Note that only the component of twice the line frequency of v<sub>C</sub>(t) has been taken into account for the sake of simplicity.

The study is carried out for a flyback converter operating in CCM (or a member of the flyback family of dc-to-dc converters: SEPIC, Cuk and Zeta). Equation (13) and a modification of Equation (10) (i.e., changing d to d(t) and  $V_C$  to  $v_C(t)$ ) can be used to calculate the duty ratio:

$$d(t) = \frac{Vo}{\frac{n_2}{n_1}(V_{Cdc}(1-k\sin(2\omega_L t)))}.$$
 (14)

The duty ratio now varies with twice the line frequency due to the action of the output voltage feedback loop, which is designed to contribute either  $i_O(t)$  or  $v_O(t)$  to be constant. It is well-known that the output voltage feedback loop of the AICS can be designed with a very rapid dynamic output response to contribute the elimination of the low frequency ripple, which now originates from the input of the flyback dc-to-dc converter (i.e., the

intermediate bus of the AICS). This characteristic of the AICS [15-18] is the key to attenuate enough the low frequency ripple from  $v_c(t)$  to the output (keeping a non-large output capacitor) and to ensuring that the removal of the electrolytic capacitor at intermediate bus does not involve flicker. However, this variation in the duty cycle plus the low frequency ripple of  $v_c(t)$  has consequences on  $V_s$  (which becomes  $v_s(t)$  in this analysis). From a modification of (11) (i.e., changing d to d(t),  $V_c$  to  $v_c(t)$  and  $V_s$  to  $v_s(t)$ ), (13) and (14), the expression of  $v_s(t)$  can be deduced:

$$v_{S}(t) = V_{0} \frac{\frac{n_{R}}{n_{1}}}{\frac{n_{2}}{n_{1}}} \frac{(1 - k\sin(2\omega_{L}t))}{(1 - k\sin(2\omega_{L}t)) + \frac{V_{0}}{n_{1}}}.$$
 (15)

As (15) shows,  $v_s(t)$  is now not a constant voltage source and therefore the line input current will not be sinusoidal during the conduction of the diodes of the rectifier bridge. Using a modification of (3) (i.e.,  $V_C$  being  $v_C(t)$  and  $V_S$  being  $v_s(t)$ ), (13) and (15), the line input current will be:

$$i_{gdc}(t) = \frac{1}{R_{LF}} \left[ V_{gp} |\sin(\omega_L t)| + V_o \frac{\frac{n_R}{n_1}}{\frac{n_2}{n_1}} \frac{(1 - k\sin(2\omega_L t))}{(1 - k\sin(2\omega_L t)) + \frac{N_o}{n_1} V_{cdc}} - V_{cdc} (1 - k\sin(2\omega_L t)) \right].$$
(16)

It should be noted that this expression is only valid for the interval in which  $v_g(t)$  is greater than  $v_C(t)$ - $v_S(t)$ . This interval can be calculated by equating to zero (16):

$$V_{gp}|\sin(\omega_L t_i)| + V_o \frac{n_S}{n} \frac{(1-k\sin(2\omega_L t_i))}{(1-k\sin(2\omega_L t_i)) + \frac{V_o}{nV_{Cdc}}} - V_{Cdc}(1-k)$$

$$k \sin(2\omega_L t_i)) = 0;$$
  $i = 1,2,$  (17)

where the conduction angle becomes:

$$\phi_C = 2\pi \frac{t_2 \cdot t_1}{T} \tag{18}$$

As can be deduced from (16), the average input current of the AICS with ripple in the intermediate bus is non-sinusoidal during the interval  $[t_1, t_2]$ .

. Finally, the expression of  $R_{LF}$  can be deduced from the input power using (17). For the sake of simplicity,  $R_{LF}$  has been considered constant in this theoretical analysis:

$$R_{LF} = \frac{1}{P_g T_2^{-1}} \int_{t_1}^{t_2} i_{gdc}(t) V_{gp} |\sin(\omega_L t)| dt = \frac{1}{P_g T_2^{-1}} \int_{t_1}^{t_2} |V_{gp}| \sin(\omega_L t)| + V_o \frac{n_s}{n} \frac{(1-k\sin(2\omega_L t))}{(1-k\sin(2\omega_L t)) + \frac{V_o}{nV_{Cdc}}} - V_{Cdc}(1k\sin(2\omega_L t)) \int_{t_0}^{t_2} V_{gp} |\sin(\omega_L t)| dt.$$
(19)

At this point, the line input current of the AICS with low frequency ripple at intermediate bus can be plotted for a given specification. Figure 13 shows the normalized input current for the same optimized designs presented in Fig. 2, though now introducing some ripple on  $v_{c}(t)$  (i.e., k < 0.3).



Fig. 13. Normalized input currents for different optimized designs at different peak values of v<sub>g</sub>(t) and k values: a) Class D European design. b) Class C European design. c) ENERGY STAR® American design for commercial applications. d) ENERGY STAR® American design for residential applications.



Fig. 14. Normalized \$\overline{\phi\_C}\$ at different V\$\verline{\phi\_p}\$ values versus k for different optimized designs: a) Class D European design. b) Class C European design. c) ENERGY STAR® American design for commercial applications. d) ENERGY STAR® American design for residential applications.

As can be seen, slight distortion is introduced in  $i_g(t)$  as k increases in all the optimized American and European designs. It is obvious that the input current is now not sinusoidal during the conduction angle and also that the interval which defines the conduction angle (i.e.,  $[t_1,t_2]$ ) is neither centered around nor equidistant from  $\omega_L t = \pi/2$  as was introduced in experimental results of Section III.B. Although the expression of the conduction angle could be calculated from (17) and (18), no transcendent equation is thus obtained. Figure 14 shows the evolution of the normalized conduction angle (i.e., normalized to k=0 design) versus k for different  $V_{gp}$  values k of the optimized American and European designs. As can be seen, the variation of  $\phi_C$  is not significant in any situation for moderate increases in k (i.e., k<0.3).

At this point, however, no conclusion can be drawn regarding the distortion of the input current of AICS by introducing low frequency ripple in the intermediate bus of an optimized design. Thus, using (17), (18) and (19), the PF and THD of  $i_g(t)$  can be calculated as a function of k for different  $V_{gp}$  values (see Fig. 15). From Fig. 15, it can be concluded that the added the distortion of the line input current over proper natural one of AICS due to moderate frequency ripple values (i.e., k<0.3) in the intermediate bus is negligible. This means that compliance with ENERGY STAR® regulations (due to the non-variation of PF versus k) is still ensured for moderate values of k



Fig. 15. PF and THD at different peak values of v<sub>g</sub>(t) versus k: a) Class D European design. b) Class C European design. c) ENERGY STAR® American design for commercial applications. d) ENERGY STAR® American design for residential applications.





# (i.e., k<0.3) in traditional optimized designs.

For EN 61000-3-2 Class D regulations, however, the imposed limits refer to the power processed by the ac-dc HB-LED driver, while for Class C, the limits depends on the PF and on the rms value of the first harmonic. Figure 16 shows the normalized rms value of the third harmonic of ig(t) (i.e., normalized to a k=0 design) for optimized designs. As can be seen, the variation in the rms value of the normalized third harmonic is not significant in any situation for moderate values of k (i.e., k<0.3). Moreover, this analysis have been extended to all harmonic taken into account in the regulations with the same results: the rms value of each normalized harmonic is not significant, being the increase of the normalized 3<sup>rd</sup> one the greatest. This means that compliance with EN 61000-3-2 is ensured for these k values (i.e., k<0.3) if traditional optimized designs at k=0 [16, 18] have been previously employed. Therefore, this last analysis corroborates previous conclusion: the added distortion of the line input current by allowing some low frequency ripple at intermediate bus can be neglected in comparison to proper natural one of AICS.

Therefore, the proposed conclusion of this analysis is to design a traditional AICS without ripple in the intermediate bus because this ensures both compliance with international regulations and higher efficiency. Subsequently, if the aim is to eliminate the electrolytic capacitor to extend the lifetime, then it is simply necessary to ensure that the ripple in the intermediate bus is moderate (i.e., k>0.3).

Finally, the line input current of the experimental results of test B (i.e., k=0.2) can also be calculated using the theoretical model presented in this section. As can be seen in Fig. 10, the experimental results match theoretical values, thus validating the proposed model.

## V. CONCLUSIONS

This paper presents an ac-to-dc HB-LED driver with no electrolytic capacitor based on the AICS solution. The operation of the AICS provides the opportunity to eliminate the electrolytic capacitor at the intermediate bus. But, by replacing the electrolytic capacitor with a non-electrolytic one with lower capacitance (extending its lifetime) some low frequency ripple arises in the intermediate bus of the AICS. As a result, some distortion of the line input current is added over the proper natural one of the AICS. However, as theoretical and experimental results show, this added distortion is slight in comparison to that of a regular AICS and compliance with international regulations (i.e. EN 61000-3-2:2014 Class D) is achieved. Moreover, no low frequency ripple is transferred to the output with the help of the rapid output dynamic response of AICS and hence no flicker is obtained in the ac-to-dc one-stage topology without an electrolytic capacitor. However, the proposed solution presents two main drawbacks: no wide input voltage range performance and slightly lower efficiency compared to other solutions. The first drawback is not critical because wide input voltage range is not mandatory in ac-to-dc HB-LED driver for substituting incandescent bulb lamps. However, the second one is the price to pay for a simple and low-size solution without an electrolytic capacitor and extended lifetime, based on the use of an AICS.

#### REFERENCES

[1] Azevedo, I.L.; Morgan, M.G.; Morgan, F, "The Transition to Solid-State Lighting," Proceedings of the IEEE, vol.97, no.3, pp.481-510, March 2009.

[2] Shur, M.S.; Zukauskas, R. "Solid-State Lighting: Toward Superior Illumination," Proceedings of the IEEE, vol.93, no.10, pp.1691-1703, Oct. 2005.

[3] Electromagnetic compatibility (EMC)-part 3: Limits-section 2: Limits for harmonic current emissions (equipment input current<16A per phase), EN 61000-3-2 :1995.

- Draft of the proposed CLC Common Modification to EN 61000-3-2: 2006.
- [5] Draft of the proposed CLC Common Modification to IEC 61000-3-2: 2010.
- [6] Draft of the proposed CLC Common Modification to EN 61000-3-2:2014.

[7] Revised ENERGY STAR Program Requirements for Solid-State Lighting Luminaires: Eligibility Criteria - Version 1.1, December 2008.

[8] Buso, S.; Spiazzi, G.; Sichirollo, F., "Study of the Asymmetrical Half-Bridge Flyback Converter as an Effective Line-Fed Solid-State Lamp Driver," Industrial Electronics, IEEE Transactions on , vol.61, no.12, pp.6730,6738, Dec. 2014

[9] X. Qu, S.-C. Wong, and C. K. Tse, "Resonance-assisted buck converter for offline driving of power LED replacement lamps," IEEE Trans. Power Electron., vol. 26, no. 2, pp. 532–540, Feb. 2011.

[10] Lamar, D.G.; Fernandez, M.; Arias, M.; Hernando, M.M.; Sebastian, J., "Tapped-Inductor Buck HB-LED AC–DC Driver Operating in Boundary Conduction Mode for Replacing Incandescent Bulb Lamps," Power Electronics, IEEE Transactions on , vol.27, no.10, pp.4329,4337, Oct. 2012. [11] Lamar, D.G.; Arias, M.; Hernando, M.M.; Sebastian, J., "Using the Loss-Free Resistor Concept to Design a Simple AC–DC HB-LED Driver for Retrofit Lamp Applications," Industry Applications, IEEE Transactions on , vol.51, no.3, pp.2300,2311, May-June 2015.

[12] Sebastian, J.; Uceda, J., "Two different types of fully regulated two-output dc-to-dc converters with one switch". Second International Conference on Power Electronics and Variable Speed Drives, Birmingham (Reino Unido), noviembre 1986, pp. 172-176.

[13] Sebastian, J.; Uceda, J., "An alternative method for controlling two-output DC-to-DC converters using saturable core inductor," in Power Electronics, IEEE Transactions on , vol.10, no.4, pp.419-426, Jul 1995.

[14] Huber, L.; Jovanovic, M.M., "Single-stage, single-switch, isolated power supply technique with input-current shaping and fast output-voltage regulation for universal input-voltage-range applications," Applied Power Electronics Conference and Exposition, 1997. APEC '97 Conference Proceedings 1997., Twelfth Annual, vol.1, no., pp.272,280 vol.1, 23-27 Feb 1997.

[15] Huber, L.; Jovanovic, M.M., "Design optimization of single-stage singleswitch input-current shapers," Power Electronics, IEEE Transactions on , vol.15, no.1, pp.174,184, Jan 2000.

[16] Sebastian, J.; Hernando, M.M.; Fernandez, A.; Villegas, P.J.; Diaz, J., "Input current shaper based on the series connection of a voltage source and a loss-free resistor," Industry Applications, IEEE Transactions on , vol.37, no.2, pp.583,591, Mar/Apr 2001.

[17] Jinrong Qian and F. C. Lee, "A high efficient single stage single switch high power factor AC/DC converter with universal input," Applied Power Electronics Conference and Exposition, 1997. APEC '97 Conference Proceedings 1997., Twelfth Annual, Atlanta, GA, 1997, pp. 281-287 vol.1..

[18] Villarejo, J.A.; Sebastian, J.; Soto, F.; de Jodar, E., "Optimizing the Design of Single-Stage Power-Factor Correctors," Industrial Electronics, IEEE Transactions on, vol.54, no.3, pp.1472,1482, June 2007.

[19] IEEE Recommended Practices for Modulating Current in High-Brightness LEDs for Mitigating Health Risks to Viewers," in IEEE Std 1789-2015, vol., no., pp.1-80, June 5 2015.



**Diego G. Lamar (M'08)** was born in Zaragoza, Spain, in 1974. He received the M.Sc. degree, and the Ph. D. degree in Electrical Engineering from the University of Oviedo, Spain, in 2003 and 2008, respectively.

In 2003 and 2005 he became a Research Engineer and an Assistant Professor respectively at the University of Oviedo. Since September 2011, he has been an Associate Professor.

His research interests are focused in switching-mode power supplies, converter modelling, and power-factor-correction converters.



Manuel Arias (s'05 M'10) was born in Oviedo, Spain, in 1980. He received the M. Sc. degree in electrical engineering from the University of Oviedo, Spain, in 2005 and the Ph. D. degree from the same university in 2010.

Since February 2007, he has been an Assistant Professor of the Department of Electrical and Electronic Engineering, University of Oviedo. His research interests include ac-dc and dc-dc converters, UPS and LED-based lighting.



Arturo Fernandez (M'98) received the M.Sc. degree, and the Ph.D. degree in Electrical Engineering from the Universidad de Oviedo, Spain, in 1997 and 2000, respectively. In 1998 he joined the Universidad de Oviedo as an Assistant Professor and since 2003 he is an Associate Professor at the same university. Since 2007 he is a contractor at the European Space Agency and is currently working at the Power and Energy

Conversion Division. He has been involved in around 20 power electronics research and development projects since 1997 and he has published over 50 technical papers. His research interests are switching-mode power supplies,

low output voltage, converter modelling, high power factor rectifiers and power electronics for space applications.

Regarding Power Factor Correction issues, he has been involved in the development of high power factor rectifiers for Alcatel and Chloride Power Protection.

He cooperates regularly with the IEEE and the IEEE-PELS Spanish Chapter.



Jose A. Villarejo was born in Murcia, Spain, in 1972. He received the M. Sc. degree in electrical engineering from the University of Murcia, in 1997 and the PhD. from the University of Cartagena, Spain, in 2004.

Since 1998, he has been an Assistant Professor at the Technical University of Cartagena. His research interests are dc/dc converters and photovoltaic grid connected microinverters.



Javier Sebastián (M'87-SM'11) was born in Madrid, Spain, in 1958. He received the M.Sc. degree from the Polytechnic University of Madrid, and the Ph.D. degree from the University of Oviedo, Spain, in 1981 and 1985, respectively. He was an Assistant Professor and an Associate Professor at both the Polytechnic University of Madrid and at the University of Oviedo, in Spain. Since 1992, he has been with the University of Oviedo, where he is currently a Professor. His research interests are switching-mode power supplies, modelling of dc-to-

dc converters, low output voltage dc-to-dc converters, high power factor rectifiers, dc-to-dc converters for envelope tracking techniques and the use of wide bandgap semiconductors in power supplies.